pca82c200t NXP Semiconductors, pca82c200t Datasheet - Page 37

no-image

pca82c200t

Manufacturer Part Number
pca82c200t
Description
8-bit Microcontroller With On-chip Can
Manufacturer
NXP Semiconductors
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PCA82C200T
Manufacturer:
TI
Quantity:
75
Philips Semiconductors
Notes to the description of the CMR bits
1. The RX0/RX1 Active bits, if being read, reflect the status of the respective switches (see Fig.16). It is recommended
2. The Wake-Up Mode bit should be set at the same time as the Sleep bit. The differential wake up mode is useful if
3. The CAN-controller will enter sleep mode, if the Sleep bit is set HIGH (sleep) there is no bus activity and no interrupt
4. This command bit is used to acknowledge the Data Overrun condition signalled by the Data Overrun status bit.
5. After reading the contents of the Receive Buffer (RBF0 or RBF1) the CPU must release this buffer by setting Release
6. The Abort Transmission bit is used when the CPU requires the suspension of the previously requested transmission,
7. If the Transmission Request bit was set HIGH in a previous command, it cannot be cancelled by setting the
Table 35 Combination of bits RX0A and RX1A (see Fig.16)
1996 Jun 27
8-bit microcontroller with on-chip CAN
to change the switches only during the reset state (Reset Request = HIGH).
both bus wires are fully functioning; it minimizes the amount of wake ups due to noise. The single ended wake up
mode is recommended if a wake up must be possible even if one bus wire is already or may become disturbed
(see Fig.16).
is pending. The CAN-controller will wake up after the Sleep bit is set LOW (wake up) or when there is bus activity.
On wake up, a Wake-Up Interrupt (see Section 13.5.6) is generated (see also Chapter 15). A CAN-controller which
is sleeping and then awaken by bus activity will not be able to receive this message until it detects a Bus-Free signal
(see Section 13.6.9.6). The Sleep bit, if read, reflects the status of the CAN-controller.
Command is given only after releasing both receive buffers. The stored messages have to be rejected. The
command bit is set simultaneously with setting of the Release Receive Buffer command bit the second time.
Receive Buffer bit HIGH (released). This may result in another message becoming immediately available.
To prevent the RRB command being executed only once, the minimum wait time between two successive RRB
commands is 3 system clock cycles (t
e.g. to transmit an urgent message. A transmission already in progress is not stopped. In order to see if the original
message had been either transmitted successfully or aborted, the Transmission Complete Status bit should be
checked. This should be done after the Transmit Buffer Access bit has been set HIGH (released) or a Transmit
Interrupt has been generated (see Section 13.5.6).
Transmission Request bit LOW (absent). Cancellation of the requested transmission may be performed by setting
the Abort Transmission bit HIGH (present).
RX0ACTIVE
1
1
0
0
CONTROL
RX1ACTIVE
SCL
, see Section 13.5.9).
1
0
1
0
37
1
CRX0
CRX0
2
RX0
AV
DD
No action
Product specification
P8xCE598
1
CRX1
CRX1
2
RX1
AV
DD

Related parts for pca82c200t