z893232yfsc ZiLOG Semiconductor, z893232yfsc Datasheet - Page 20

no-image

z893232yfsc

Manufacturer Part Number
z893232yfsc
Description
16-bit Digital Signal Processors
Manufacturer
ZiLOG Semiconductor
Datasheet
FUNCTIONAL DESCRIPTION (Continued)
Prescaler Values (bits 7, 6, 5)
Note:
The ADC is currently being characterized. Converter errors are estimated
to increase to 2 LSBs (Integral non-linearity), 1 LSB (Differential non-
linearity) and 10 mV (Zero error at 25 C) if the voltage swing on the
reference ladder is decreased to –3V.
Modes (bits 4, 3)
QUAD
20
0
0
1
1
D2
0
0
0
0
1
1
1
1
Figure 10. ADCTL Register (Low Byte)
Bank 13/Ext 0 (low byte)
SCAN
D7 D6 D5 D4 D3 D2 D1 D0
0
1
0
1
D1
0
0
1
1
0
0
1
1
Convert selected channel 4 times
then stop.
Convert selected channel then stop.
Convert 4 channels then stop.
Convert 4 channels continuously.
D0
0
1
0
1
0
1
0
1
(Crystal divided by)
Prescaler
CSEL0
CSEL1
CSEL2
SCAN
QUAD
D0
D1
D2
P R E L I M I N A R Y
1 6
2 4
3 2
4 0
4 8
5 6
6 4
8
Channel Select (bits 2, 1, 0)
ADE (bit 15). A
access–ing any ADC registers except writing to ADE bit. A
1 Enables all ADC accesses.
Reserved (bits 14, 13). Reserved for future use.
ADCINT (bit 12). This is the ADC Interrupt bit and is Read
Only. The ADCINT will be reset any time this register is
written.
ADIT (bit 11). This bit selects when to set the ADC Interrupt
if ADIE=1. A value of 0 sets the Interrupt after the first A/D
conversion is complete. A value of 1 sets the Interrupt after
the fourth A/D conversion is complete.
ADIE (bit 10). This is the ADC Interrupt Enable. A value of
0 disables setting the ADC Interrupt. A value of 1 enables
setting the ADC Interrupt.
CSEL2
0
0
0
0
Figure 11. ADCTL Register (High Byte)
Bank 13/Ext 0 (high byte)
D15 D14 D13 D12 D11 D10 D9
CSEL1
0
0
1
1
0
disables any A/D conversions or
CSEL0
16-B
0
1
0
1
DS95DSP0101 Q4/95
IT
D8
D
IGITAL
S
ADST0
ADST1
ADIE
ADIT
ADCINT
Reserved
ADE
IGNAL
Z89323/373/393
Channel
P
ROCESSORS
0
1
2
3

Related parts for z893232yfsc