mc68hc08az60 Freescale Semiconductor, Inc, mc68hc08az60 Datasheet - Page 167

no-image

mc68hc08az60

Manufacturer Part Number
mc68hc08az60
Description
M68hc08 Family Of 8-bit Microcontroller Units Mcus
Manufacturer
Freescale Semiconductor, Inc
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
mc68hc08az60 1J35D
Manufacturer:
FREESCALE
Quantity:
20 000
3-irq
MOTOROLA
$001A
Addr.
IRQ Status/Control Register (ISCR)
NOTE:
Register Name
The external interrupt pin is falling-edge triggered and is software-
configurable to be both falling-edge and low-level triggered. The MODE1
bit in the ISCR controls the triggering sensitivity of the IRQ pin.
When an interrupt pin is edge-triggered only, the interrupt latch remains
set until a vector fetch, software clear, or reset occurs.
When an interrupt pin is both falling-edge and low-level-triggered, the
interrupt latch remains set until both of the following occur:
The vector fetch or software clear may occur before or after the interrupt
pin returns to logic 1. As long as the pin is low, the interrupt request
remains pending. A reset will clear the latch and the MODE1 control bit,
thereby clearing the interrupt even if the pin stays low.
When set, the IMASK1 bit in the ISCR masks all external interrupt
requests. A latched interrupt request is not presented to the interrupt
priority logic unless the corresponding IMASK bit is clear.
The interrupt mask (I) in the condition code register (CCR) masks all
interrupt requests, including external interrupt requests.
(See
Freescale Semiconductor, Inc.
For More Information On This Product,
Table 1. IRQ I/O Register Summary
Figure
Vector fetch or software clear
Return of the interrupt pin to logic 1
Read:
Write:
External Interrupt Module (IRQ)
Go to: www.freescale.com
2).
Bit 7
R
R
0
= Reserved
6
R
0
5
R
0
4
0
R
IRQF
External Interrupt Module (IRQ)
R
3
MC68HC08AZ60 — Rev 1.0
ACK1
Functional Description
2
0
IMASK1 MODE1
1
Bit 0
167

Related parts for mc68hc08az60