mc68hc08az60 Freescale Semiconductor, Inc, mc68hc08az60 Datasheet - Page 92

no-image

mc68hc08az60

Manufacturer Part Number
mc68hc08az60
Description
M68hc08 Family Of 8-bit Microcontroller Units Mcus
Manufacturer
Freescale Semiconductor, Inc
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
mc68hc08az60 1J35D
Manufacturer:
FREESCALE
Quantity:
20 000
System Integration Module (SIM)
Illegal Address
Reset
Low-Voltage
Inhibit (LVI) Reset
MC68HC08AZ60 — Rev 1.0
92
An opcode fetch from an unmapped address generates an illegal
address reset. The SIM verifies that the CPU is fetching an opcode prior
to asserting the ILAD bit in the SIM reset status register (SRSR) and
resetting the MCU. A data fetch from an unmapped address does not
generate a reset.
Extra care should be exercised if code running in these parts is
eventually shrunk into a smaller ROM size. Code errors may result
in illegal addresses being accessed. Devices with smaller ROM
sizes may behave in a different manner in this instance. Is is the
user’s responsibility to check their code for illegal addresses.
Also note that some HC08 devices generate illegal address resets
with data fetches under certain circumstances. User’s should
always check relevant data books and always check their code for
illegal addresses.
The low-voltage inhibit module (LVI) asserts its output to the SIM when
the V
status register (SRSR) is set and a chip reset is asserted if the LVIPWRD
and LVIRSTD bits in the CONFIG-1 register are at logic zero. The RST
pin will be held low until the SIM counts 4096 CGMXCLK cycles after
V
CPU is released from reset to allow the reset vector sequence to occur.
See
DD
Freescale Semiconductor, Inc.
Low-Voltage Inhibit (LVI)
rises above V
For More Information On This Product,
DD
voltage falls to the V
System Integration Module (SIM)
Go to: www.freescale.com
LVIR
. Another sixty-four CGMXCLK cycles later, the
LVII
on page 159.
voltage. The LVI bit in the SIM reset
MOTOROLA
10-sim

Related parts for mc68hc08az60