m5m51016btp Renesas Electronics Corporation., m5m51016btp Datasheet - Page 352

no-image

m5m51016btp

Manufacturer Part Number
m5m51016btp
Description
Renesas 16-bit Single-chip Microcomputer M16c Family / M16c/20 Series
Manufacturer
Renesas Electronics Corporation.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
m5m51016btp-10LL/-10L
Manufacturer:
MIT
Quantity:
4 390
Part Number:
m5m51016btp-10LL/-10L
Manufacturer:
MIT
Quantity:
4 390
Part Number:
m5m51016btp-10VHTC4
Manufacturer:
MIT
Quantity:
20 000
Part Number:
m5m51016btp-10VLL
Manufacturer:
MIT
Quantity:
3 909
Part Number:
m5m51016btp-10VLL
Manufacturer:
MIT
Quantity:
3 909
Part Number:
m5m51016btp-10VLL
Manufacturer:
MITSUMI
Quantity:
20 000
Part Number:
m5m51016btp-12LL
Manufacturer:
MIT
Quantity:
4 390
Part Number:
m5m51016btp-70LL
Manufacturer:
MIT
Quantity:
20 000
Part Number:
m5m51016btp-70LLTC4
Manufacturer:
RENESAS
Quantity:
1 000
Part Number:
m5m51016btp-70LLTC4
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
M30245 Group
Table 4.4.1. Software waits and bus cycles
Rev.2.00 Oct 16, 2006
REJ09B0340-0200
Note 1: When using the RDY signal, set to “0”.
Note 2: Set CSEiW bits (i = 0 to 3) after setting the corresponding CSiW bit (i = 0 to 3) of the CSR register
4.4.2 Connecting Low-Speed Memory
To connect memory with long access time [ta(A)], either decrease the frequency of BCLK or set a soft-
ware wait. Using the RDY feature allows you to connect memory having the timing that precludes con-
nection though you set software wait.
SFR
Internal ROM/RAM
External memory
areas
(1) Using software wait
Set software wait for the external memory areas by using either of bits CS0W through CS3W of the
chip select control register (address 0008
When using the RDY signal, the corresponding CS0W through CS3W bit must be set to “0”.
Bits CS0W through CS3W of the chip select control register correspond to chip select CS0 through
CS3, respectively. If these bits are set to “1”, the read bus cycle results in one cycle of BCLK and the
write bus cycle results in two cycles of BCLK; if these bits are set to “0”, the read/write cycle results in
two, three, or four cycles of BCLK according to the chip select expansion register setting. When the
corresponding bit of the chip select control register is set to “0”, the chip select expansion register
setting becomes valid. When this bit is set to “1”, set the corresponding bit of the chip select expansion
register to “00
When reset, the value of the chip select control register and the chip select expansion register is set to
“00
These control bits do not affect the SFR area and the internal ROM/RAM area.
Figure 4.4.1 shows software wait and bus cycle, and Figure 4.4.3 shows relation of processor mode
and the wait bit (CSiW, CSiEW).
to “0”. When CSiW bits are set to “1”, CSEiW bits must be returned to “00
16
Area
”.
2
page 343 of 354
”.
________
________
_______
(Note 2)
Invalid
Invalid
CSxW
0
0
0
0
1
(Note 2)
CSExW
Invalid
Invalid
00
01
10
11
00
16
) or the chip select expansion register (address 001B
2 BCLK cycles
2 BCLK cycles
3 BCLK cycles
4 BCLK cycles
1 BCLK cycle
1 BCLK cycle
Read
Bus Cycles
Do not set
2
”.
2 BCLK cycles
2 BCLK cycles
3 BCLK cycles
4 BCLK cycles
2 BCLK cycles
1 BCLK cycle
Write
4. External Buses
16
).

Related parts for m5m51016btp