xr17c152im Exar Corporation, xr17c152im Datasheet - Page 9

no-image

xr17c152im

Manufacturer Part Number
xr17c152im
Description
5v Pci Bus Dual Uart
Manufacturer
Exar Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
xr17c152im-F
Manufacturer:
Exar Corporation
Quantity:
10 000
áç
áç
áç
áç
REV. 1.2.0
N
The device configuration registers and a special way to access each of the UART’s transmit and receive data
FIFOs are accessible directly from the PCI data bus. This provides easy programming of general operating
parameters to the 152 UART and for monitoring the status of various functions. The registers occupy 1K of PCI
bus memory address space. These addresses are offset onto the basic memory address, a value loaded into
the Memory Base Address Register (BAR) in the PCI local bus configuration register set. These registers
control or report on both channel UARTs functions that include interrupt control and status, 16-bit general
purpose timer control and status, multipurpose inputs/outputs control and status, sleep mode control, soft-reset
control, and device identification and revision, and others.
The registers set is mapped into 2 address blocks where each UART channel occupies 512 bytes memory
space for its own 16550 compatible configuration registers. The device configuration and control registers are
embedded inside the UART channel zero’s address space between 0x0080 to 0x0093. All these registers can
be accessed in 8, 16, 24 or 32 bit width depending on the starting address given by the host at beginning of the
bus cycle. Transmit and receive data may be loaded or unloaded in 8, 16, 24 or 32 bit format to the register’s
address. Every time a read or write operation is made to the transmit or receive register, its FIFO data pointer
is automatically bumped to the next sequential data location either in byte, word or dword. One special case
applies to the receive data unloading when reading the receive data together with its LSR register content. The
host must read them in 16 or 32 bits format in order to maintain integrity of the data byte with its associated
error tags.
1.2
OTE
A
0x18h
DDRESS
0x1C
0x2C
0x3C
0x20
0x24
0x28
0x30
0x34
0x38
: RWR
Device configuration Register Set
1
=Read/Write from external EEPROM. RWR=Read/Write from AD[31:0]. RO= Read Only. WO=Write Only.
31:0
31:0
31:0
31:0
31:0
31:16
15:0
31:0
31:0
31:0
31:24
23:16
15:8
7:0
B
ITS
RWR
RWR
RWR
T
RO
T
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
YPE
ABLE
1
1
1: PCI L
Unimplemented Base Address Register (returns zeros)
Unimplemented Base Address Register (returns zeros)
Unimplemented Base Address Register (returns zeros)
Unimplemented Base Address Register (returns zeros)
Reserved
Subsystem ID (write from external EEPROM by customer)
Subsystem Vendor ID (write from external EEPROM by cus-
tomer)
Expansion ROM Base Address (Unimplemented)
Reserved (returns zeros)
Reserved (returns zeros)
Unimplemented MAXLAT
Unimplemented MINGNT
Interrupt Pin, use INTA#.
Interrupt Line.
OCAL
B
US
C
ONFIGURATION
9
D
ESCRIPTION
S
PACE
R
EGISTERS
5V PCI BUS DUAL UART
R
0x00000000
0x00000000
0x00000000
0x00000000
0x00000000
0x00000000
0x00000000
0x00000000
ESET
0x0000
0x0000
XR17C152
0xXX
(
0x00
0x00
0x01
HEX
V
ALUE
)

Related parts for xr17c152im