sc16c852 NXP Semiconductors, sc16c852 Datasheet - Page 30

no-image

sc16c852

Manufacturer Part Number
sc16c852
Description
2.5 V To 3.3 V Dual Uart, 5 Mbit/s Max. With 128-byte Fifos, Infrared Irda And 16 Mode Or 68 Mode Bus Interface
Manufacturer
NXP Semiconductors
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
sc16c852IBS151
Manufacturer:
NXP Semiconductors
Quantity:
135
Part Number:
sc16c852LIB
Quantity:
500
Part Number:
sc16c852LIB,128
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Part Number:
sc16c852LIB,151
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Part Number:
sc16c852LIB,157
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Part Number:
sc16c852LIET,115
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Part Number:
sc16c852LIET,118
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Part Number:
sc16c852SVIET
Manufacturer:
NXP
Quantity:
385
Part Number:
sc16c852SVIET
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
sc16c852VIBS551
Manufacturer:
NXP Semiconductors
Quantity:
135
Part Number:
sc16c852VIET
Manufacturer:
NXP
Quantity:
1 469
NXP Semiconductors
SC16C852_1
Product data sheet
7.5 Line Control Register (LCR)
The Line Control Register is used to specify the asynchronous data communication
format. The word length, the number of stop bits, and the parity are selected by writing the
appropriate bits in this register.
Table 17.
Table 18.
Table 19.
Table 20.
Bit
7
6
5:3
2
1:0
LCR[5]
X
X
0
0
1
LCR[2]
0
1
1
LCR[1]
0
0
1
1
Symbol
LCR[7]
LCR[6]
LCR[5:3]
LCR[2]
LCR[1:0]
Line Control Register bits description
LCR[5:3] parity selection
LCR[2] stop bit length
LCR[1:0] word length
LCR[4]
X
0
1
0
1
Word length (bits)
5, 6, 7, 8
5
6, 7, 8
LCR[0]
0
1
0
1
Description
Divisor latch enable. The internal baud rate counter latch and Enhanced
Feature mode enable.
Set break. When enabled, the Break control bit causes a break condition to
be transmitted (the TX output is forced to a logic 0 state). This condition
exists until disabled by setting LCR[6] to a logic 0.
Programs the parity conditions (see
Stop bits. The length of stop bit is specified by this bit in conjunction with the
programmed word length (see
Word length bits 1, 0. These two bits specify the word length to be
transmitted or received (see
LCR[3]
0
1
1
1
1
Rev. 01 — 31 August 2009
logic 0 = divisor latch disabled (normal default condition)
logic 1 = divisor latch enabled
logic 0 = no TX break condition (normal default condition)
logic 1 = forces the transmitter output (TX) to a logic 0 for alerting the
remote receiver to a line break condition
logic 0 or cleared = default condition
logic 0 or cleared = default condition
Dual UART with 128-byte FIFOs and IrDA encoder/decoder
Word length (bits)
5
6
7
8
Stop bit length (bit times)
1
1
2
Parity selection
no parity
odd parity
even parity
forced parity ‘1’
forced parity ‘0’
1
2
Table
Table
20).
Table
19).
18).
SC16C852
© NXP B.V. 2009. All rights reserved.
30 of 60

Related parts for sc16c852