a3pn010 Actel Corporation, a3pn010 Datasheet - Page 28

no-image

a3pn010

Manufacturer Part Number
a3pn010
Description
Proasic 3 Nano Flash Fpgas
Manufacturer
Actel Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
a3pn010-2QNG48I
Manufacturer:
MICROSEMI/美高森美
Quantity:
20 000
Part Number:
a3pn010-QNG48
Manufacturer:
BROADCOM
Quantity:
101
Part Number:
a3pn010-QNG48
Manufacturer:
ACTEL
Quantity:
20 000
Radiation-Tolerant ProASIC3 FPGAs
2 -1 6
1.
If a PLL is used to generate more than one output clock, include each output clock in the formula by adding its
corresponding contribution (P
Combinatorial Cells Contribution—P
Routing Net Contribution—P
I/O Input Buffer Contribution—P
I/O Output Buffer Contribution—P
RAM Contribution—P
PLL Contribution—P
P
F
P
P
P
P
P
C-CELL
CLK
NET
INPUTS
OUTPUTS
MEMORY
PLL
= P
= (N
is the global clock signal frequency.
N
α
page
N
N
α
page
F
N
α
F
N
α
β
F
N
F
β
F
β
on page
F
CLK
CLK
CLK
READ-CLOCK
WRITE-CLOCK
CLKOUT
1
2
3
= N
C-CELL
S-CELL
C-CELL
= N
INPUTS
OUTPUTS
BLOCKS
1
1
2
2
DC4
is the I/O buffer enable rate—guidelines are provided in
is the RAM enable rate for read operations.
is the RAM enable rate for write operations—guidelines are provided in
S-CELL
is the I/O buffer toggle rate—guidelines are provided in
= N
is the I/O buffer toggle rate—guidelines are provided in
is the toggle rate of VersaTile outputs—guidelines are provided in
is the toggle rate of VersaTile outputs—guidelines are provided in
= P
is the global clock signal frequency.
is the global clock signal frequency.
is the global clock signal frequency.
C-CELL
INPUTS
+ P
2-17.
2-17.
AC11
OUTPUTS
is the number of VersaTiles used as sequential modules in the design.
is the number of VersaTiles used as combinatorial modules in the design.
is the number of VersaTiles used as combinatorial modules in the design.
is the number of I/O input buffers used in the design.
AC13
+ N
is the output clock frequency.
is the number of RAM blocks used in the design.
2-17.
*
is the number of I/O output buffers used in the design.
*
* N
AC13
α
C-CELL
α
is the memory read clock frequency.
*F
is the memory write clock frequency.
PLL
1
*
2
BLOCKS
* F
/ 2 * P
CLKOUT
MEMORY
/ 2 * P
α
) *
2
CLKOUT
/ 2 *
α
* F
AC7
AC9
1
NET
/ 2 * P
READ-CLOCK
β
product) to the total PLL contribution.
* F
* F
1
* P
CLK
A d v a n c e v 0. 1
INPUTS
CLK
AC8
OUTPUTS
AC10
C-CELL
* F
*
* F
CLK
β
CLK
2
+ P
1
AC12
* N
BLOCK
* F
WRITE-CLOCK
Table 2-15 on page
Table 2-15 on page
Table 2-16 on page
*
β
3
Table 2-15 on
Table 2-15 on
Table 2-16
2-17.
2-17.
2-17.

Related parts for a3pn010