k4s643232c Samsung Semiconductor, Inc., k4s643232c Datasheet - Page 38
k4s643232c
Manufacturer Part Number
k4s643232c
Description
2m X 32 Sdram 512k X 32bit X 4 Banks Synchronous Dram Lvttl
Manufacturer
Samsung Semiconductor, Inc.
Datasheet
1.K4S643232C.pdf
(43 pages)
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
k4s643232c-TC10
Manufacturer:
SAMSUNG
Quantity:
5 530
Company:
Part Number:
k4s643232c-TC50
Manufacturer:
SAMSUNG
Quantity:
1 000
Company:
Part Number:
k4s643232c-TC55
Manufacturer:
AMD
Quantity:
3 000
Company:
Part Number:
k4s643232c-TC60
Manufacturer:
SAMSUNG
Quantity:
42
Part Number:
k4s643232c-TC80
Manufacturer:
SEC
Quantity:
20 000
CLOCK
K4S643232C
Write Interrupted by Precharge Command & Write Burst Stop Cycle @ Burst Length=Full page
A
ADDR
10
DQM
CKE
RAS
CAS
BA
BA
/AP
WE
DQ
CS
0
1
*Note : 1. At full page mode, burst is wrap-around at the end of burst. So auto precharge is impossible.
0
Row Active
(A-Bank)
RAa
RAa
1
2. Data-in at the cycle of interrupted by precharge can not be written into the corresponding memory cell. It is defined by AC
3. Burst stop is valid at every burst length.
4. For -55/60/70/80/10, tRDL=1CLK product can be supported within restricted amounts and it will be distinguished by bucket code
"NV". From the next generation, tRDL will be only 2CLK for every clock frequency.
parameter of t
DQM should mask invalid input data on precharge command cycle when asserting precharge before end of burst.
Input data after Row precharge cycle will be masked internally.
2
3
(A-Bank)
Write
CAa
DAa0 DAa1 DAa2 DAa3 DAa4
RDL.
4
DQM at write interrupted by precharge command is needed to prevent invalid write.
5
6
7
8
Burst Stop
9
tBDL
- 38
HIGH
10
(A-Bank)
Write
DAb0 DAb1 DAb2 DAb3 DAb4
CAb
11
12
13
14
15
DAb5
REV. 1.1 Nov. '99
CMOS SDRAM
16
*Note 2,4
17
Precharge
(A-Bank)
18
tRDL
: Don't care
19