m393b1k70bh1 Samsung Semiconductor, Inc., m393b1k70bh1 Datasheet - Page 24

no-image

m393b1k70bh1

Manufacturer Part Number
m393b1k70bh1
Description
Ddr3 Sdram
Manufacturer
Samsung Semiconductor, Inc.
Datasheet
13.3.2 Differential Swing Requirement for Clock (CK - CK) and Strobe (DQS - DQS)
13.3 AC and DC Logic Input Levels for Differential Signals
Notes:
1. Used to define a differential signal slew-rate.
2. for CK - CK use V
3. These values are not defined, however they single-ended signals CK, CK, DQS, DQS, DQSL, DQSL, DQSU, DQSU need to be within the respective
Allowed time before ringback (tDVAC) for CLK - CLK and DQS - DQS.
Registered DIMM
reduced ac-high or ac-low level is used for a signal group, then the reduced level applies also here.
limits (V
Specification".
13.3.1 Differential Signals Definition
V
V
Symbol
IHdiff
ILdiff
V
V
IHdiff
ILdiff
IH
(AC)
(AC)
(DC) max, V
Slew Rate [V/ns]
IH
> 4.0
< 1.0
4.0
3.0
2.0
1.8
1.6
1.4
1.2
1.0
/V
IL
IL
differential input high ac
(AC) of ADD/CMD and V
(DC)min) for single-ended signals as well as the limitations for overshoot and undershoot. Reter to "overshoot and Undersheet
differential input low ac
differential input high
differential input low
Figure 3 : Definition of differential ac-swing and "time above ac level" tDVAC
Parameter
V
V
IL
IH
.DIFF.AC.MAX
.DIFF.AC.MIN
V
V
IL
IH
.DIFF.MAX
.DIFF.MIN
REFCA
0.0
tDVAC [ps] @ |V
; for DQS - DQS, DQSL - DQSL, DQSU - DQSU use V
min
75
57
50
38
34
29
22
13
0
0
2 x (V
half cycle
IH
note 3
note 3
+0.2
min
(AC)-V
IH/Ldiff
24 of 51
tDVAC
REF
DDR3-800/1066/1333
(AC)| = 350mV
)
max
-
-
-
-
-
-
-
-
-
-
2 x (V
tDVAC
REF
note 3
note 3
max
-0.2
- V
tDVAC [ps] @ |V
IL
(AC))
min
175
170
167
163
162
161
159
155
150
150
time
IH
/V
Rev. 1.0 December 2008
IL
(AC) of DQs and V
DDR3 SDRAM
IH/Ldiff
unit
V
V
V
V
(AC)| = 300mV
REFDQ
max
-
-
-
-
-
-
-
-
-
-
Note
; if a
1
1
2
2

Related parts for m393b1k70bh1