CS42428 CIRRUS [Cirrus Logic], CS42428 Datasheet - Page 21
CS42428
Manufacturer Part Number
CS42428
Description
114 dB, 192kHz 8-Ch CODEC WITH PLL
Manufacturer
CIRRUS [Cirrus Logic]
Datasheet
1.CS42428.pdf
(67 pages)
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
CS42428-CQZ
Manufacturer:
Cirrus Logic Inc
Quantity:
135
Company:
Part Number:
CS42428-CQZ
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
Company:
Part Number:
CS42428-CQZR
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
Company:
Part Number:
CS42428-DQZ
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
Company:
Part Number:
CS42428-DQZR
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
3.5.3
The two serial data lines which interface to the optional external ADCs, ADCIN1 and ADCIN2, support
only left-justified, 24-bit samples at 64Fs or 128Fs. This interface is not affected by any of the serial port
configuration register bit settings. These serial data lines are used when supporting One Line Mode of op-
eration with external ADCs attached. If these signals are not being used, they should be tied together and
wired to GND via a pull-down resistor.
For proper operation, the CS42428 must be configured to select which SCLK/LRCK is being used to clock
the external ADCs. The EXT ADC SCLK bit in register “Misc Control (address 05h)” on page 36, must
be set accordingly. Set this bit to ‘1’ if the external ADCs are wired using the DAC_SP clocks. If the ADCs
are wired to use the ADC_SP clocks, set this bit to ‘0’.
DA C_S CLK
A DC_S CLK
DA C_LRCK
A DC_LRCK
A DCIN1/2
ADCIN1/ADCIN2 Serial Data Format
Left Justified Mode, Data Valid on Rising Edge of SCLK
Bits/Sample
24
M SB
-1 -2 -3 -4 -5
Figure 12. ADCIN1/ADCIN2 Serial Audio Format
Left Chann el
+5 +4
SCLK Rate(s)
64, 128 Fs
64 Fs
not supported
+3 +2 +1
LS B
Notes
single-speed mode, Fs= 32, 44.1, 48 kHz
double-speed mode, Fs= 64, 88.2, 96 kHz
quad-speed mode, Fs= 176.4, 192 kHz
M SB
-1 -2 -3 -4
+5 +4
R igh t Chan nel
+3 +2 +1
LSB
CS42428
21