W83194R-67B Winbond, W83194R-67B Datasheet - Page 15

no-image

W83194R-67B

Manufacturer Part Number
W83194R-67B
Description
100MHZ 3-DIMM CLOCK FOR VIA MVP4
Manufacturer
Winbond
Datasheet
10.0 POWER MANAGEMENT TIMING
For synchronous Chipset, CPU_STOP# pin is an asynchronous “ active low ” input pin used to stop
the CPU clocks for low power operation. This pin is asserted synchronously by the external control
logic at the rising edge of free running PCI clock(PCICLK_F). All other clocks will continue to run
while the CPU clocks are stopped. The CPU clocks will always be stopped in a low state and resume
output with full pulse width. In this case, CPU ?locks on latency“ is less than 4 CPU clocks and
?locks off latency” is less then 4 CPU clocks.
1 0 . 2 P C I _ S T O P # T i m i n g D i a g r a m
For synchronous Chipset, PCI_STOP# pin is an asynchronous ?ctive low” input pin used to stop the
PCICLK [0:4] for low power operation. This pin is asserted synchronously by the external control logic
at the rising edge of free running PCI clock(PCICLK_F). All other clocks will continue to run while
the PCI clocks are stopped. The PCI clocks will always be stopped in a low state and resume output
with full pulse width. In this case, PCI ?locks on latency“ is less than 2 PCI clocks and ?locks off
latency” is less then 2 PCI clocks.
1 0 . 1 C P U _ S T O P # T i m i n g D i a g r a m
CPUCLK[0:3]
CPU_STOP#
PCICLK_F
CPUCLK
(Internal)
(Internal)
PCI_STOP#
PCICLK[0:5]
PCICLK
SDRAM
PCICLK_F
CPUCLK
(Internal)
(Internal)
PCICLK
1
2
3
1
4
- 15 -
2
1
2
1
Publication Release Date: Dec.. 1999
3
4
W83194R-67B
2
PRELIMINARY
Revision 0.50

Related parts for W83194R-67B