XC2VP4 XILINX [Xilinx, Inc], XC2VP4 Datasheet - Page 117

no-image

XC2VP4

Manufacturer Part Number
XC2VP4
Description
Virtex-II Pro and Virtex-II Pro X Platform FPGAs
Manufacturer
XILINX [Xilinx, Inc]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC2VP4 FG256 4I
Manufacturer:
XILINX
0
Part Number:
XC2VP4 FG456
Manufacturer:
MAXIM
Quantity:
262
Part Number:
XC2VP4 FG456
Manufacturer:
XILINX
0
Part Number:
XC2VP4 FGG256FAI
Manufacturer:
XILINX
Quantity:
5
Part Number:
XC2VP4-3FF672C
Manufacturer:
XILINX
0
Part Number:
XC2VP4-4FF672C
Manufacturer:
XILINX
0
Part Number:
XC2VP4-4FF672C
Manufacturer:
XILINX/赛灵思
Quantity:
20 000
Part Number:
XC2VP4-4FFG672C
Manufacturer:
XILINX
0
Part Number:
XC2VP4-4FG256C
Manufacturer:
XILINX
Quantity:
5
Part Number:
XC2VP4-4FG256I
Manufacturer:
XILINX
Quantity:
5
Part Number:
XC2VP4-4FGG256C
Manufacturer:
XILINX
Quantity:
1 034
Part Number:
XC2VP4-4FGG256I
Manufacturer:
XILINX
Quantity:
5
Input Clock Tolerances
Table 55: Input Clock Tolerances
DS083 (v4.7) November 5, 2007
Product Specification
Notes:
1.
2.
3.
Input Clock Low/High Pulse Width
PSCLK
PSCLK and CLKIN
Input Clock Cycle-Cycle Jitter (Low Frequency Mode)
CLKIN (using DLL outputs)
CLKIN (using CLKFX outputs)
Input Clock Cycle-Cycle Jitter (High Frequency Mode)
CLKIN (using DLL outputs)
CLKIN (using CLKFX outputs)
Input Clock Period Jitter (Low Frequency Mode)
CLKIN (using DLL outputs)
CLKIN (using CLKFX outputs)
Input Clock Period Jitter (High Frequency Mode)
CLKIN (using DLL outputs)
CLKIN (using CLKFX outputs)
Feedback Clock Path Delay Variation
CLKFB off-chip feedback
“DLL outputs” is used here to describe the outputs: CLK0, CLK90, CLK180, CLK270, CLK2X, CLK2X180, and CLKDV.
If both DLL and CLKFX outputs are used, follow the more restrictive specification.
If DCM phase shift feature is used and CLKIN frequency > 200 Mhz, CLKIN duty cycle must be within ±5% (45/55 to 55/45).
Description
R
(3)
(1)
(1)
(1)
(1)
(2)
(2)
(2)
(2)
PSCLK_PULSE
PSCLK_PULSE and
CLKIN_PULSE
CLKIN_CYC_JITT_DLL_HF
CLKIN_PER_JITT_DLL_HF
CLKIN_CYC_JITT_DLL_LF
CLKIN_PER_JITT_DLL_LF
CLKIN_CYC_JITT_FX_HF
CLKFB_DELAY_VAR_EXT
CLKIN_CYC_JITT_FX_LF
CLKIN_PER_JITT_FX_HF
CLKIN_PER_JITT_FX_LF
Virtex-II Pro and Virtex-II Pro X Platform FPGAs: DC and Switching Characteristics
Symbol
www.xilinx.com
< 1MHz
1 – 10 MHz
10 – 25 MHz
25 – 50 MHz
50 – 100 MHz
100 – 150 MHz
150 – 200 MHz
200 – 250 MHz
250 – 300 MHz
300 – 350 MHz
350 – 400 MHz
> 400 MHz
Constraints
F
CLKIN
25.00
25.00
10.00
Min
5.00
3.00
2.40
2.00
1.80
1.50
1.30
1.15
1.05
–7
Max
±300
±150
±150
±300
±1
±1
±1
±1
±1
Speed Grade
25.00
25.00
10.00
Min
5.00
3.00
2.40
2.00
1.80
1.50
1.30
1.15
1.05
–6
Max
±300
±300
±150
±150
±1
±1
±1
±1
±1
25.00
25.00
10.00
Min
5.00
3.00
2.40
2.00
1.80
1.50
1.30
1.15
1.05
–5
Max
±300
±300
±150
±150
±1
±1
±1
±1
±1
Module 3 of 4
Units
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ps
ps
ps
ps
ns
ns
ns
ns
ns
46

Related parts for XC2VP4