KS8893ML MICREL [Micrel Semiconductor], KS8893ML Datasheet - Page 33

no-image

KS8893ML

Manufacturer Part Number
KS8893ML
Description
Integrated 3-Port 10/100 Managed Switch with PHYs Preliminary Data Sheet Rev. 1.0
Manufacturer
MICREL [Micrel Semiconductor]
Datasheet
The MII operates in either PHY mode or MAC mode. The data interface is a nibble wide and runs at ¼ the
network bit rate (not encoded). Additional signals on the transmit side indicate when data is valid or when an error
occurs during transmission. Similarly, the receive side has signals that convey when the data is valid and without
physical layer errors. For half duplex operation, the SCOL signal indicates if a collision has occurred during
transmission.
The KS8893M does not provide the MRXER signal for PHY mode operation and the MTXER signal for MAC
mode operation. Normally, MRXER indicates a receive error coming from the physical layer device and MTXER
indicates a transmit error from the MAC device. Since the switch filters error frames, these MII error signals are
not used by the KS8893M. So, for PHY mode operation, if the device interfacing with the KS8893M has an
MRXER input pin, it needs to be tied low. And, for MAC mode operation, if the device interfacing with the
KS8893M has an MTXER input pin, it also needs to be tied low.
RMII Interface Operation
The Reduced Media Independent Interface (RMII) specifies a low pin count Media Independent Interface (MII).
RMII provides a common interface between physical layer and MAC layer devices, is fully compliant with the IEEE
802.3u Standard, and has the following key characteristics:
1. Supports 10Mbps and 100Mbps data rates.
2. Uses a single 50 MHz clock reference (provided externally).
3. Provides independent 2-bit wide (di-bit) transmit and receive data paths.
4. Contains two distinct groups of signals: one for transmission and the other for reception
The RMII provided by the KS8893M is connected to the device’s third MAC.
Specification. The following table describes the signals used by the RMII bus. Refer to RMII Specification for full
detail on the signal description.
June 2005
RMII
Signal Name
REF_CLK
CRS_DV
RXD1
RXD0
TX_EN
TXD1
TXD0
RX_ER
---
Direction
(with respect
to the PHY)
Input
Output
Output
Output
Input
Input
Input
Output
---
Direction
(with respect
to the MAC)
Input or
Output
Input
Input
Input
Output
Output
Output
Input
(not required)
---
Table 4: RMII Signal Description
RMII
Signal Description
Synchronous 50 MHz clock
reference for receive, transmit
and control interface
Carrier sense/
Receive data valid
Receive data bit 1
Receive data bit 0
Transmit enable
Transmit data bit 1
Transmit data bit 0
Receive error
---
33
KS8893M RMII
Signal (direction)
REFCLK (input)
SMRXDV (output)
SMRXD[1] (output)
SMRXD[0] (output)
SMTXEN (input)
SMTXD[1] (input)
SMTXD[0] (input)
(not used)
SMTXER* (input)
* Connects to RX_ER signal
of RMII PHY device
It complies with the RMII
M9999-063005

Related parts for KS8893ML