MT54W1MH36B-4 MICRON [Micron Technology], MT54W1MH36B-4 Datasheet - Page 19

no-image

MT54W1MH36B-4

Manufacturer Part Number
MT54W1MH36B-4
Description
Manufacturer
MICRON [Micron Technology]
Datasheet
IEEE 1149.1 SERIAL BOUNDARY SCAN
(JTAG)
test access port (TAP). This port operates in accor-
dance with IEEE Standard 1149.1-2001. The TAP oper-
ates using JEDEC-standard 1.8V I/O logic levels.
register, boundary scan register, bypass register, and
ID register.
Disabling the JTAG Feature
JTAG feature. To disable the TAP controller, TCK must
be tied LOW (V
TDI and TMS are internally pulled up and may be
unconnected. Alternately, they may be connected to
V
unconnected. Upon power-up, the device will come up
in a reset state, which will not interfere with the opera-
tion of the device
TEST ACCESS PORT (TAP)
Test Clock (TCK)
All inputs are captured on the rising edge of TCK. All
outputs are driven from the falling edge of TCK.
Test MODE SELECT (TMS)
controller and is sampled on the rising edge of TCK. It
is allowable to leave this ball unconnected if the TAP is
not used. The ball is pulled up internally, resulting in a
logic HIGH level.
36Mb: 1.8V V
MT54W2MH18B_A.fm - Rev 9/02
DD
The QDR SRAM incorporates a serial boundary scan
The SRAM contains a TAP controller, instruction
It is possible to operate the SRAM without using the
The test clock is used only with the TAP controller.
The TMS input is used to give commands to the TAP
through a pull-up resistor. TDO should be left
DD
, HSTL, QDRIIb2 SRAM
SS
.
) to prevent clocking of the device.
4 MEG x 8, 4 MEG x 9, 2 MEG x 18, 1 MEG x 36
19
NOTE:
Test Data-In (TDI)
into the registers and can be connected to the input of
any of the registers. The register between TDI and TDO
is chosen by the instruction that is loaded into the TAP
instruction register. For information on loading the
instruction register, see Figure 7. TDI is internally
pulled up and can be unconnected if the TAP is unused
in an application. TDI is connected to the most-signifi-
cant bit (MSB) of any register, as illustrated in Figure 8.
Test Data-Out (TDO)
out from the registers. The output is active depending
upon the current state of the TAP state machine. (See
Figure 7.) The output changes on the falling edge of
TCK. TDO is connected to the least-significant bit
(LSB) of any register, as depicted in Figure 8.
1
0
The 0 or 1 next to each state represents the value of TMS at
the rising edge of TCK.
The TDI ball is used to serially input information
The TDO output ball is used to serially clock data-
1.8V V
TEST-LOGIC
RUN-TEST/
Micron Technology, Inc., reserves the right to change products or specifications without notice.
RESET
IDLE
0
TAP Controller State Diagram
1
DD
, HSTL, QDRIIb2 SRAM
1
0
Figure 7
CAPTURE-DR
UPDATE-DR
PAUSE-DR
DR-SCAN
SHIFT-DR
EXIT1-DR
EXIT2-DR
1
SELECT
0
0
1
0
1
1
0
1
1
0
0
©2002, Micron Technology Inc.
1
0
ADVANCE
CAPTURE-IR
UPDATE-IR
PAUSE-IR
1
EXIT1-IR
EXIT2-IR
IR-SCAN
SHIFT-IR
SELECT
0
0
1
0
1
1
0
1
1
0
0

Related parts for MT54W1MH36B-4