SCD1283 INTEL [Intel Corporation], SCD1283 Datasheet - Page 70

no-image

SCD1283

Manufacturer Part Number
SCD1283
Description
IEEE 1284-Compatible Parallel Interface
Manufacturer
INTEL [Intel Corporation]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SCD128310QCE
Manufacturer:
NS/国半
Quantity:
20 000
CD1283 — IEEE 1284-Compatible Parallel Interface
7.4.6
7.4.7
70
Register Name: ODR
Register Description: Ones Detect
Access: R/W
Register Name: OVR
Register Description: Output Value
Access: Write only
PerBsy
Bit 7
Bit 7
0
Bit
2:0
7
6
5
4
3
Any change in the mode of the parallel port is reported to the peripheral host by interrupt if the
NegCh bit is set in the PCIER; host software then reads the NSR to determine the current status and
condition. Once the host has read the NSR status resulting from the current negotiation, it should
clear the register in preparation for additional negotiation cycles. The NSR can be cleared by
writing any value.
Ones Detect Register
Setting the bits in this register enables the CD1284 to generate an interrupt – if SigCh (PCIER[4])
is set – when the selected signal changes from low to high (rising edge). Bits 7:4 are reserved and
must be written as zeros; they return zero when read. The settings in this register have no effect
(that is, SigCh interrupt is not generated) unless the device is in Manual mode.
Output Value Register
This register controls output signals. In Manual mode, all signals are controlled by these register
settings. In Compatibility and EPP modes, PerBsy and PerClk are controlled by the internal
parallel port state machine while AkDaRq, xFlag, and nDataAv are controlled by this register. In
ECP mode, the settings in this register have no effect.
Peripheral Busy: User-controlled in Manual mode only.
Peripheral Clock: User-controlled in Manual mode only.
Acknowledge Data Request: In Compatible mode, this signal is the PError (Peripheral Error) signal.
In EPP mode, this signal is auxiliary and is a user-defined signal (USER 1).
XFlag: In Compatible mode, this signal is the SELCT (Select) signal.
In EPP mode, this signal is auxiliary and is a user-defined signal (USER 2).
Negative-true Data Available: In Compatible mode, this signal is the nFault (negative-true fault) signal.
In EPP mode, this signal is auxiliary and is a user-defined signal (USER 3).
Reserved: These bits must be written as ‘0’.
PerClk
Bit 6
Bit 6
0
AkDaRq
Bit 5
Bit 5
0
XFlag
Bit 4
Bit 4
0
Description
nDatAv
A1284
Bit 3
Bit 3
Bit 2
Bit 2
nInit
0
HstBsy
Bit 1
Bit 1
8-Bit Hex Address: 2B
8-Bit Hex Address: 2D
0
Default Value: 48
Default Value: 00
Datasheet
HstClk
Bit 0
Bit 0
0

Related parts for SCD1283