SCD1283 INTEL [Intel Corporation], SCD1283 Datasheet - Page 72

no-image

SCD1283

Manufacturer Part Number
SCD1283
Description
IEEE 1284-Compatible Parallel Interface
Manufacturer
INTEL [Intel Corporation]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SCD128310QCE
Manufacturer:
NS/国半
Quantity:
20 000
CD1283 — IEEE 1284-Compatible Parallel Interface
7.4.11
72
Register Name: SCR
Register Description: Special Command
Access: R/W
Bit 7
0
7:5
Bit
3:2
1:0
4
This register controls the overall configuration of the parallel port, each of which is described in
IEEE 1284 format below.
Special Command Register
Mode Control: These three bits control the type of transfer desired and whether or not it is enabled to do so.
The ManMd bit selects Manual mode, which allows the user direct control over all parallel data and parallel
port control signals. MMDir controls the direction of the MDR (Manual Data register) and ManOE is the output
enable when MMDir
E1284 allows the parallel port to engage in IEEE 1284 negotiations. ETxfr enables data transfers. ETxfr
enable is only used for data transfers. EPP address read and write functions do not require that the ETxfr bit
be set
.
Ig_SEL: This bit prevents the CD1284 from considering the state of the nSLCTIN input when deciding
whether or not to accept Compatibility mode forward data transfers.
When Ig_SEL is reset, nSLCTIN must be active (low) to receive data on the parallel port in response to an
nStrobe input. If Ig_SEL is set, nSLCTIN is not considered and data is accepted regardless of its state. The
Ig_SEL bit should be set/reset together with the E1284 bit.
Host Timer Test Control: These two bits control the clock rate of the host timeout timer and are intended
primarily for manufacturing test purposes. As such, normal user-level programming should leave these bits
cleared (‘0’). When these bits are set to ‘1’, the timer is completely disabled, this is useful for factory debug
purposes.
Manual Mode Control: These two bits provide direction and output enable manual control over the parallel
port.
Bit 6
0
ManMd
MMDir
0
0
0
0
1
0
0
1
1
Bit 5
0
1 (output mode).
E1284
ManOE
X
0
0
1
1
0
1
0
1
TestMux
Bit 4
Reverse direction.
Reverse direction.
Forward direction disabled.
Forward direction enabled.
Etxfr
X
0
1
0
1
Description
ClrPs
Bit 3
Compatibility mode; transfers disabled.
Compatibility mode; transfers enabled.
IEEE 1284 negotiation; transfers disabled.
IEEE 1284 negotiation; transfers enabled.
Manual mode.
Mode
SetPs
Bit 2
Mode
EPIrq
Bit 1
8-Bit Hex Address: 2A
Default Value: 00
Datasheet
RevRq
Bit 0

Related parts for SCD1283