MK60DN512VMC10 Freescale Semiconductor, MK60DN512VMC10 Datasheet - Page 60

no-image

MK60DN512VMC10

Manufacturer Part Number
MK60DN512VMC10
Description
ARM Microcontrollers - MCU Kinetis 2.x 512K
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MK60DN512VMC10

Rohs
yes
Core
ARM Cortex M4
Processor Series
MK60DN512
Data Bus Width
32 bit
Maximum Clock Frequency
100 MHz
Program Memory Size
512 KB
Data Ram Size
128 KB
On-chip Adc
Yes
Operating Supply Voltage
1.71 V to 3.6 V
Operating Temperature Range
- 40 C to + 105 C
Package / Case
MAPBGA-121
Mounting Style
SMD/SMT
A/d Bit Size
16 bit
A/d Channels Available
2
Interface Type
CAN, I2C, I2S, SPI, UART, USB
Maximum Operating Temperature
+ 105 C
Minimum Operating Temperature
- 40 C
Number Of Timers
2
On-chip Dac
Yes
Program Memory Type
Flash
Supply Voltage - Max
3.6 V
Supply Voltage - Min
1.71 V
Peripheral operating requirements and behaviors
6.8.5 CAN switching specifications
See
6.8.6 DSPI switching specifications (limited voltage range)
The DMA Serial Peripheral Interface (DSPI) provides a synchronous serial bus with
master and slave operations. Many of the transfer attributes are programmable. The tables
below provide DSPI timing characteristics for classic SPI timing modes. Refer to the
DSPI chapter of the Reference Manual for information on the modified transfer formats
used for communicating with slower peripheral devices.
1. The delay is programmable in SPIx_CTARn[PSSCK] and SPIx_CTARn[CSSCK].
2. The delay is programmable in SPIx_CTARn[PASC] and SPIx_CTARn[ASC].
60
DSPI_PCSn
DSPI_SCK
(CPOL=0)
DSPI_SIN
DSPI_SOUT
Num
DS1
DS2
DS3
DS4
DS5
DS6
DS7
DS8
General switching
Operating voltage
Frequency of operation
DSPI_SCK output cycle time
DSPI_SCK output high/low time
DSPI_PCSn valid to DSPI_SCK delay
DSPI_SCK to DSPI_PCSn invalid delay
DSPI_SCK to DSPI_SOUT valid
DSPI_SCK to DSPI_SOUT invalid
DSPI_SIN to DSPI_SCK input setup
DSPI_SCK to DSPI_SIN input hold
Table 42. Master mode DSPI timing (limited voltage range)
Figure 22. DSPI classic SPI timing — master mode
specifications.
DS7
DS3
Description
K60 Sub-Family Data Sheet, Rev. 2, 12/2012.
First data
DS8
First data
DS5
DS2
Data
Data
DS6
(t
(t
(t
SCK
BUS
BUS
2 x t
DS1
Last data
Min.
2.7
14
/2) − 2
2
2
0
0
x 2) −
x 2) −
BUS
Last data
(t
DS4
SCK
Max.
3.6
25
/2) + 2
8
Freescale Semiconductor, Inc.
MHz
Unit
ns
ns
ns
ns
ns
ns
ns
ns
V
Notes
1
2

Related parts for MK60DN512VMC10