MCIMX6S5DVM10AB Freescale Semiconductor, MCIMX6S5DVM10AB Datasheet - Page 132

no-image

MCIMX6S5DVM10AB

Manufacturer Part Number
MCIMX6S5DVM10AB
Description
Processors - Application Specialized i.MX6 Solo rev 1.1
Manufacturer
Freescale Semiconductor
Type
Multimedia Applicationsr
Datasheet

Specifications of MCIMX6S5DVM10AB

Rohs
yes
Core
ARM Cortex A9
Processor Series
i.MX6
Data Bus Width
32 bit
Maximum Clock Frequency
1 GHz
Data Ram Size
256 kB
Operating Supply Voltage
1.175 V to 1.5 V
Mounting Style
SMD/SMT
Package / Case
FCBGA-624
Interface Type
I2C, I2S, SDIO, UART, USB
Memory Type
L1/L2 Cache, ROM, SRAM

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MCIMX6S5DVM10AB
Manufacturer:
ST
Quantity:
101
Electrical Characteristics
4.11.19 UART I/O Configuration and Timing Parameters
4.11.19.1 UART RS-232 I/O Configuration in Different Modes
The i.MX 6Solo/6DualLite UART interfaces can serve both as DTE or DCE device. This can be
configured by the DCEDTE control bit (default 0 — DCE mode).
configuration based on the enabled mode.
4.11.19.2 UART RS-232 Serial Mode Timing
The following sections describe the electrical information of the UART module in the RS-232 mode.
132
TXD_MUX
RXD_MUX
DCD
CTS
DTR
DSR
Port
RTS
RI
Direction
Output
Output
Output
i.MX 6Solo/6DualLite Applications Processors for Consumer Products, Rev. 1
Input
Input
Input
Input
Input
All the timings for the SSI are given for a non-inverted serial clock
polarity (TSCKP/RSCKP = 0) and a non-inverted frame sync
(TFSI/RFSI = 0). If the polarity of the clock and/or the frame sync have
been inverted, all the timing remains valid by inverting the clock signal
STCK/SRCK and/or the frame sync STFS/SRFS shown in the tables
and in the figures.
All timings are on Audiomux Pads when SSI is being used for data
transfer.
“Tx” and “Rx” refer to the Transmit and Receive sections of the SSI.
The terms, WL and BL, refer to Word Length (WL) and Bit Length
(BL).
For internal Frame Sync operation using external clock, the FS timing is
same as that of Tx Data (for example, during AC97 mode of operation).
RTS from DTE to DCE
CTS from DCE to DTE
DTR from DTE to DCE
DSR from DCE to DTE
DCD from DCE to DTE
RING from DCE to DTE
Serial data from DCE to DTE
Serial data from DTE to DCE
Table 82. UART I/O Configuration vs. Mode
DTE Mode
Description
NOTE
Direction
Output
Output
Output
Output
Output
Input
Input
Input
Table 82
RTS from DTE to DCE
CTS from DCE to DTE
DTR from DTE to DCE
DSR from DCE to DTE
DCD from DCE to DTE
RING from DCE to DTE
Serial data from DCE to DTE
Serial data from DTE to DCE
shows the UART I/O
DCE Mode
Description
Freescale Semiconductor

Related parts for MCIMX6S5DVM10AB