HYB18T1G160BF-5 Qimonda, HYB18T1G160BF-5 Datasheet - Page 48

IC DDR2 SDRAM 1GBIT 84TFBGA

HYB18T1G160BF-5

Manufacturer Part Number
HYB18T1G160BF-5
Description
IC DDR2 SDRAM 1GBIT 84TFBGA
Manufacturer
Qimonda
Datasheet

Specifications of HYB18T1G160BF-5

Format - Memory
RAM
Memory Type
DDR2 SDRAM
Memory Size
1G (64M x 16)
Speed
200MHz
Interface
Parallel
Voltage - Supply
1.7 V ~ 1.9 V
Operating Temperature
0°C ~ 95°C
Package / Case
84-TFBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
675-1018-2
7.2
List of Timing Parameters Tables.
Rev. 1.3, 2007-07
03062006-ZNH8-HURV
Parameter
DQ output access time from CK / CK
CAS to CAS command delay
Average clock high pulse width
Average clock period
CKE minimum pulse width ( high and low pulse
width)
Average clock low pulse width
Auto-Precharge write recovery + precharge time
Minimum time clocks remain ON after CKE
asynchronously drops LOW
DQ and DM input hold time
DQ and DM input pulse width for each input
DQS output access time from CK / CK
DQS input high pulse width
DQS input low pulse width
DQS-DQ skew for DQS & associated DQ signals
DQS latching rising transition to associated clock
edges
DQ and DM input setup time
DQS falling edge hold time from CK
DQS falling edge to CK setup time
Four Activate Window for 1KB page size products
Four Activate Window for 2KB page size products
CK half pulse width
Data-out high-impedance time from CK / CK
Address and control input hold time
Control & address input pulse width for each input
Address and control input setup time
DQ low impedance time from CK/CK
DQS/DQS low-impedance time from CK / CK
MRS command to ODT update delay
Mode register set command cycle time
OCD drive mode output delay
DQ/DQS output hold time from DQS
Component AC Timing Parameters
DRAM Component Timing Parameter by Speed Grade - DDR2–800
Symbol
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
AC
CCD
CH.AVG
CK.AVG
CKE
CL.AVG
DAL
DELAY
DH.BASE
DIPW
DQSCK
DQSH
DQSL
DQSQ
DQSS
DS.BASE
DSH
DSS
FAW
FAW
HP
HZ
IH.BASE
IPW
IS.BASE
LZ.DQ
LZ.DQS
MOD
MRD
OIT
QH
48
DDR2–800
–400
2
0.48
2500
3
0.48
WR +
t
t
125
0.35
–350
0.35
0.35
– 0.25
50
0.2
0.2
35
45
Min(
t
250
0.6
175
2 x
t
0
2
0
t
Min.
IS
IH
CL.ABS
AC.MIN
HP
+
t
t
AC.MIN
t
CK .AVG
CH.ABS
t
)
QHS
t
nRP
,
+
1-Gbit Double-Data-Rate-Two SDRAM
+400
0.52
8000
0.52
––
+350
––
12
12
Max.
––
200
+ 0.25
__
t
t
t
HY[B/I]18T1G[40/80/16]0B[C/F](L/V)
AC.MAX
AC.MAX
AC.MAX
Unit
ps
nCK
t
ps
nCK
t
nCK
ns
ps
t
ps
t
t
ps
t
ps
t
t
ns
ns
ps
ps
ps
t
ps
ps
ps
ns
nCK
ns
ps
CK.AVG
CK.AVG
CK.AVG
CK.AVG
CK.AVG
CK.AVG
CK.AVG
CK.AVG
CK.AVG
Internet Data Sheet
TABLE 53
Note
8)
9)10)
9)10)
11)
9)10)
12)13)
18)19)14)
8)
15)
16)
17)18)19)
16)
16)
34)
34)
20)
8)21)
22)24)
23)24)
8)21)
8)21)
34)
34)
25)
1)2)3)4)5)6)7)

Related parts for HYB18T1G160BF-5