AT45DB161D-TU Atmel, AT45DB161D-TU Datasheet - Page 25

IC FLASH 16MBIT 66MHZ 28TSOP

AT45DB161D-TU

Manufacturer Part Number
AT45DB161D-TU
Description
IC FLASH 16MBIT 66MHZ 28TSOP
Manufacturer
Atmel
Datasheets

Specifications of AT45DB161D-TU

Format - Memory
FLASH
Memory Type
DataFLASH
Memory Size
16M (4096 pages x 528 bytes)
Speed
66MHz
Interface
SPI, 3-Wire Serial
Voltage - Supply
2.7 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Package / Case
28-TSOP
Memory Configuration
4096 Pages X 528 Bytes
Interface Type
Serial, SPI
Clock Frequency
66MHz
Supply Voltage Range
2.5V To 3.6V, 2.7V To 3.6V
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT45DB161D-TU
Manufacturer:
ATMEL
Quantity:
5 510
Part Number:
AT45DB161D-TU
Manufacturer:
ATMEL
Quantity:
14
Part Number:
AT45DB161D-TU
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
Part Number:
AT45DB161D-TU???
Manufacturer:
ATMEL
Quantity:
1 000
13. “Power of 2” Binary Page Size Option
13.1
14. Manufacturer and Device ID Read
3500I–DFLASH–8/07
Programming the Configuration Register
“Power of 2” binary page size Configuration Register is a user-programmable nonvolatile regis-
ter that allows the page size of the main memory to be configured for binary page size
(512 bytes) or standard DataFlash page size (528 bytes). The “power of 2” page size is a one-
time programmable configuration register and once the device is configured for “power
of 2” page size, it cannot be reconfigured again. The devices are initially shipped with the
page size set to 528 bytes.
For the binary “power of 2” page size to become effective, the following steps must be followed:
If the above steps are not followed in setting the the page size prior to page programming, user
may expect incorrect data during a read operation.
To program the Configuration Register for “power of 2” binary page size, the CS pin must first be
asserted as it would be with any other command. Once the CS pin has been asserted, the
appropriate 4-byte opcode sequence must be clocked into the device in the correct order. The
4-byte opcode sequence must start with 3DH and be followed by 2AH, 80H, and A6H. After the
last bit of the opcode sequence has been clocked in, the CS pin must be deasserted to initiate
the internally self-timed program cycle. The programming of the Configuration Register should
take place in a time of t
busy. The device must be power cycled after the completion of the program cycle to set the
“power of 2” page size. If the device is powered-down before the completion of the program
cycle, then setting the Configuration Register cannot be guaranteed. However, the user should
check bit 0 of the status register to see whether the page size was configured for binary page
size. If not, the command can be re-issued again.
Figure 13-1. Erase Sector Protection Register
Identification information can be read from the device to enable systems to electronically query
and identify the device while it is in system. The identification method and the command opcode
comply with the JEDEC standard for “Manufacturer and Device ID Read Methodology for SPI
Compatible Serial Interface Memory Devices”. The type of information that can be read from the
device includes the JEDEC defined Manufacturer ID, the vendor specific Device ID, and the ven-
dor specific Extended Device Information.
Command
Power of Two Page Size
1. Program the one-time programmable configuration resister using opcode sequence
2. Power cycle the device (i.e. power down and power up again).
3. User can now program the page for the binary page size.
3DH, 2AH, 80H and A6H (please see
CS
SI
Each transition
represents 8 bits
P
, during which time the Status Register will indicate that the device is
Opcode
Byte 1
Opcode
Byte 2
Section
Byte 1
13.1).
3DH
Opcode
Byte 3
Byte 2
Opcode
2AH
Byte 4
AT45DB161D
Byte 3
80H
Byte 4
A6H
25

Related parts for AT45DB161D-TU