DC-VIDEO-TVP5146N Altera, DC-VIDEO-TVP5146N Datasheet - Page 146
DC-VIDEO-TVP5146N
Manufacturer Part Number
DC-VIDEO-TVP5146N
Description
VIDEO DAUGHTER CARD
Manufacturer
Altera
Series
Stratix® IIIr
Datasheets
1.EP3SL150F780C4N.pdf
(16 pages)
2.EP3SL150F780C4N.pdf
(332 pages)
3.DC-VIDEO-TVP5146N.pdf
(58 pages)
Specifications of DC-VIDEO-TVP5146N
Main Purpose
Video, Daughter Card
Embedded
No
Utilized Ic / Part
Altera Dev Kits
Primary Attributes
Dual Composite Video Input - NTSC or PAL
Secondary Attributes
10-bit BT.656 Output, Compatible with Expansion Connector, Standard on Most Altera Development Kits
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
544-1704
- Current page: 146 of 332
- Download datasheet (4Mb)
1–146
Table 1–79. EP3SL150 Column Pin Delay Adders for Regional Clock
Table 1–80. EP3SL150 Row Pin Delay Adders for Regional Clock
Table 1–81. EP3SL200 Column Pins Input Timing Parameters (Part 1 of 4)
Stratix III Device Handbook, Volume 2
RCLK input adder
RCLK PLL input adder
RCLK output adder
RCLK PLL output adder
RCLK input adder
RCLK PLL input adder
RCLK output adder
RCLK PLL output adder
3.3-V
LVTTL
3.3-V
LVCMOS
Standard
I/O
Parameter
Parameter
GCLK
GCLK
GCLK
GCLK
Clock
PLL
PLL
t
t
t
t
t
t
t
t
Table 1–79
must be added to the GCLK values. Use these adder values to determine I/O timing
when the I/O pin is driven using the regional clock. This applies to all I/O standards
supported by Stratix III devices.
Table 1–79
Table 1–80
EP3SL200 I/O Timing Parameters
Table 1–81
devices for single-ended I/O standards.
Table 1–81
I/O standards.
su
su
su
su
h
h
h
h
Industrial
-0.374
-2.017
0.198
2.453
Industrial
Industrial
-0.093
-0.063
0.107
0.074
-1.137
-1.465
-1.137
-1.465
1.285
1.778
1.285
1.778
Fast Model
Fast Model
Fast Model
through
and
lists the EP3SL150 column pin delay adders when using the regional clock.
lists the EP3SL150 row pin delay adders when using the regional clock.
lists the EP3SL200 column pins input timing parameters for single-ended
Commercial
Commercial
-0.152
-1.798
Commercial
0.152
2.426
-0.103
-0.065
Table 1–80
0.115
0.075
-1.173
-1.465
-1.173
-1.465
1.319
1.778
1.319
1.778
Table 1–84
-0.216 -0.232 -0.248
1.1 V
3.654
-2.68
V
0.22
C2
-0.137 -0.136 -0.133 -0.134 -0.257 -0.125 -0.121 -0.122 -0.261
-0.097 -0.102 -0.103 -0.102 -0.198 -0.088 -0.089 -0.088 -0.202
CCL
-1.810 -1.775 -2.002 -1.934 -2.482 -1.775 -2.002
-2.238 -2.271 -2.558 -2.477 -2.997 -2.271 -2.558
-1.810 -1.775 -2.002 -1.934 -2.482 -1.775 -2.002
-2.238 -2.271 -2.558 -2.477 -2.997 -2.271 -2.558
0.164
0.116
2.032
2.727
2.032
2.727
1.1 V
V
1.1 V
V
list the EP3SL150 regional clock (RCLK) adder values that
C2
CCL
C2
=
CCL
=
=
list the maximum I/O timing parameters for EP3SL200
Chapter 1: Stratix III Device Datasheet: DC and Switching Characteristics
-2.859 -3.011
0.258
4.098
1.1 V
V
C3
2.008
2.776
2.008
2.776
CCL
0.165
0.123
1.1 V
1.1 V
V
V
C3
C3
CCL
CCL
=
=
=
4.422
1.1 V
V
0.27
2.259
3.113
2.259
3.113
0.167
0.129
C4
1.1 V
CCL
1.1 V
V
V
C4
C4
CCL
CCL
=
=
=
-0.227
-2.872
0.262
4.224
1.1 V
V
2.177
3.000
2.177
3.000
0.165
0.126
1.1 V
1.1 V
V
V
CCL
CCL
CCL
=
=
=
C4L
C4L
C4L
-0.367
-2.715
0.393
4.664
0.9 V
V
2.724
3.543
2.724
3.543
0.285
0.218
0.9 V
0.9 V
V
V
CCL
CCL
CCL
=
=
=
© July 2010 Altera Corporation
-2.714
0.244
4.106
-0.11
1.1 V
0.158
0.114
2.008
2.776
2.008
2.776
V
1.1 V
1.1 V
V
V
CCL
I3
CCL
CCL
I3
I3
=
=
=
-0.127 -0.106 -0.303
-3.082 -2.791 -2.766
0.271
4.447
0.159
0.118
1.1 V
1.1 V
2.259
3.113
2.259
3.113
V
V
1.1 V
V
CCL
CCL
I4
I4
I4
CCL
=
=
=
0.158
0.114
I/O Timing
0.261
4.101
1.1 V
-1.934
-2.477
-1.934
-2.477
V
1.1 V
2.177
3.000
2.177
3.000
V
1.1 V
V
CCL
CCL
CCL
=
=
=
I4L
I4L
I4L
0.223
0.9 V
V
0.29
0.495
4.707
-2.482
-2.997
-2.482
-2.997
0.9 V
V
2.724
3.543
2.724
3.543
0.9 V
CCL
V
CCL
CCL
=
=
=
Units
Units
ns
ns
ns
ns
Units
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
Related parts for DC-VIDEO-TVP5146N
Image
Part Number
Description
Manufacturer
Datasheet
Request
R
Part Number:
Description:
CYCLONE II STARTER KIT EP2C20N
Manufacturer:
Altera
Datasheet:
Part Number:
Description:
CPLD, EP610 Family, ECMOS Process, 300 Gates, 16 Macro Cells, 16 Reg., 16 User I/Os, 5V Supply, 35 Speed Grade, 24DIP
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
CPLD, EP610 Family, ECMOS Process, 300 Gates, 16 Macro Cells, 16 Reg., 16 User I/Os, 5V Supply, 15 Speed Grade, 24DIP
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
CPLD, EP610 Family, ECMOS Process, 300 Gates, 16 Macro Cells, 16 Reg., 16 User I/Os, 5V Supply, 30 Speed Grade, 24DIP
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
High-performance, low-power erasable programmable logic devices with 8 macrocells, 10ns
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
High-performance, low-power erasable programmable logic devices with 8 macrocells, 7ns
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
Classic EPLD
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
High-performance, low-power erasable programmable logic devices with 8 macrocells, 10ns
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
CPLD, EP610 Family, ECMOS Process, 300 Gates, 16 Macro Cells, 16 Reg., 16 User I/Os, 5V Supply, 25 Speed Grade, 24DIP
Manufacturer:
Altera Corporation
Datasheet: