DC-VIDEO-TVP5146N Altera, DC-VIDEO-TVP5146N Datasheet - Page 30

VIDEO DAUGHTER CARD

DC-VIDEO-TVP5146N

Manufacturer Part Number
DC-VIDEO-TVP5146N
Description
VIDEO DAUGHTER CARD
Manufacturer
Altera
Series
Stratix® IIIr

Specifications of DC-VIDEO-TVP5146N

Main Purpose
Video, Daughter Card
Embedded
No
Utilized Ic / Part
Altera Dev Kits
Primary Attributes
Dual Composite Video Input - NTSC or PAL
Secondary Attributes
10-bit BT.656 Output, Compatible with Expansion Connector, Standard on Most Altera Development Kits
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
544-1704
1–30
Table 1–34. On-Chip Termination Calibration Block Specification
I/O Timing
Timing Model
Stratix III Device Handbook, Volume 2
OCTUSRCLK
t
t
t
OCTCAL
OCTSHIFT
RS_RT
Symbol
Clock required by OCT calibration blocks
Number of OCTUSRCLK clock cycles required
for OCT Rs and Rt calibration
Number of OCTUSRCLK clock cycles required
for OCT code to shift out per OCT calibration block
Time required to dynamically switch from Rs to Rt
OCT Calibration Block Specifications
Table 1–34
devices.
DCD Specifications
Table 1–35
Table 1–35. Duty Cycle Distortion on Stratix III I/O Pins
The following sections describe the timing models, preliminary and final timings, I/O
timing measurement methodology, I/O default capacitive loading, programmable
IOE delay, programmable output buffer delay, user I/O timing, and dedicated clock
pin timing.
The DirectDrive technology and MultiTrack interconnect ensure predictable
performance, accurate simulation, and accurate timing analysis across all Stratix III
device densities and speed grades. This section describes the performance of the
Stratix III device I/Os.
All specifications except the fast model are representative of worst-case supply
voltage and junction temperature conditions. Fast model specifications are
representative of best case process, supply voltage, and junction temperature
conditions.
The timing numbers listed in this section are extracted from the Quartus II software
version 8.1.
Output Duty Cycle
Note to
(1) The DCD specification applies to clock outputs from the PLLs, global clock tree, and IOE driving dedicated and
general-purpose I/O pins.
Table
lists the on-chip termination calibration block specifications for Stratix III
lists the worst case duty cycle distortion for Stratix III devices.
1–35:
Symbol
Description
Chapter 1: Stratix III Device Datasheet: DC and Switching Characteristics
Min
45
C2
Max
55
(Note 1)
Min
45
C3
Min
Max
55
© July 2010 Altera Corporation
Typical
Min
1000
45
2.5
28
C4
Max
55
Max
20
I/O Timing
cycles
cycles
Unit
MHz
Unit
%
ns

Related parts for DC-VIDEO-TVP5146N