C8051F353-GM Silicon Laboratories Inc, C8051F353-GM Datasheet - Page 117

IC 8051 MCU 8K FLASH 28MLP

C8051F353-GM

Manufacturer Part Number
C8051F353-GM
Description
IC 8051 MCU 8K FLASH 28MLP
Manufacturer
Silicon Laboratories Inc
Series
C8051F35xr
Datasheets

Specifications of C8051F353-GM

Program Memory Type
FLASH
Program Memory Size
8KB (8K x 8)
Package / Case
28-VQFN Exposed Pad, 28-HVQFN, 28-SQFN, 28-DHVQFN
Core Processor
8051
Core Size
8-Bit
Speed
50MHz
Connectivity
SMBus (2-Wire/I²C), SPI, UART/USART
Peripherals
POR, PWM, Temp Sensor, WDT
Number Of I /o
17
Ram Size
768 x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 3.6 V
Data Converters
A/D 8x16b; D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Processor Series
C8051F3x
Core
8051
Data Bus Width
8 bit
Data Ram Size
768 B
Interface Type
I2C/SMBus/SPI/UART
Maximum Clock Frequency
50 MHz
Number Of Programmable I/os
17
Number Of Timers
4
Operating Supply Voltage
2.7 V to 3.6 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
KSK-SL-TOOLSTICK, PK51, CA51, A51, ULINK2
Development Tools By Supplier
C8051F350DK
Minimum Operating Temperature
- 40 C
On-chip Adc
8-ch x 16-bit
On-chip Dac
2-ch x 8-bit
No. Of I/o's
17
Ram Memory Size
768Byte
Cpu Speed
50MHz
No. Of Timers
4
Rohs Compliant
Yes
Package
28QFN
Device Core
8051
Family Name
C8051F35x
Maximum Speed
50 MHz
Data Rom Size
128 B
Height
0.88 mm
Length
5 mm
Supply Voltage (max)
3.6 V
Supply Voltage (min)
2.7 V
Width
5 mm
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
770-1006 - ISP 4PORT FOR SILABS C8051F MCU336-1083 - DEV KIT FOR F350/351/352/353
Eeprom Size
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
336-1273

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
C8051F353-GM
Manufacturer:
SiliconL
Quantity:
8 050
14.2. Power-Fail Reset /
When a power-down transition or power irregularity causes V
monitor will drive the /RST pin low and hold the CIP-51 in a reset state (see Figure 14.2). When V
returns to a level above V
nal data memory contents are not altered by the power-fail reset, it is impossible to determine if V
dropped below the level required for data retention. If the PORSF flag reads ‘1’, the data may no longer be
valid. The V
defined state (enabled/disabled) is not altered by any other reset source. For example, if the V
is disabled by software, and a software reset is performed, the V
reset. To protect the integrity of Flash contents, it is strongly recommended that the V
remain enabled and selected as a reset source if software contains routines which erase or write
Flash memory.
The V
reset source before it is enabled and stabilized may cause a system reset. The procedure for re-enabling
the V
See Figure 14.2 for V
See Table 14.1 for complete electrical characteristics of the V
Bit7:
Bit6:
Bits5–0: Reserved. Read = Variable. Write = don’t care.
VDMEN
DD
R/W
DD
Bit7
Step 1. Enable the V
Step 2. Wait for the V
Step 3. Select the V
monitor and configuring the V
monitor must be enabled before it is selected as a reset source. Selecting the V
VDMEN: V
This bit is turns the V
resets until it is also selected as a reset source in register RSTSRC (SFR Definition 14.2).
The V
ing the V
reset. See Table 14.1 for the minimum V
0: V
1: V
V
This bit indicates the current power supply status (V
0: V
1: V
DD
DD
V
DD
DD
DD
DD
DD
monitor is enabled and selected as a reset source after power-on resets; however its
Note: This delay should be omitted if software contains routines which erase or
write Flash memory.
STAT: V
Bit6
DD
R
STAT Reserved Reserved Reserved Reserved Reserved Reserved
Monitor Disabled.
Monitor Enabled (default).
is at or below the V
is above the V
SFR Definition 14.1. VDM0CN:
DD
Monitor must be allowed to stabilize before it is selected as a reset source. Select-
DD
DD
monitor timing; note that the reset delay is not incurred after a V
DD
monitor as a reset source before it has stabilized may generate a system
RST
Monitor Enable.
Status.
DD
, the CIP-51 will be released from the reset state. Note that even though inter-
Bit5
DD
R
DD
monitor as a reset source (PORSF bit in RSTSRC = ‘1’).
V
monitor (VDMEN bit in VDM0CN = ‘1’).
monitor to stabilize (see Table 14.1 for the V
DD
DD
DD
monitor circuit on/off. The V
monitor threshold.
Monitor
DD
DD
Bit4
R
monitor as a reset source is shown below:
monitor threshold.
Rev. 1.1
Bit3
R
DD
Monitor turn-on time.
V
DD
DD
Bit2
DD
R
DD
DD
monitor.
Monitor Control
DD
to drop below V
Monitor output).
Monitor cannot generate system
monitor will still be disabled after the
C8051F350/1/2/3
Bit1
R
DD
Monitor turn-on time).
SFR Address:
RST
Bit0
R
, the power supply
DD
DD
monitor reset.
0xFF
monitor as a
Reset Value
DD
Variable
DD
monitor
monitor
117
DD
DD

Related parts for C8051F353-GM