CLRC63201T/0FE,112 NXP Semiconductors, CLRC63201T/0FE,112 Datasheet - Page 15

IC I.CODE HS READER 32-SOIC

CLRC63201T/0FE,112

Manufacturer Part Number
CLRC63201T/0FE,112
Description
IC I.CODE HS READER 32-SOIC
Manufacturer
NXP Semiconductors
Series
I-Coder
Datasheets

Specifications of CLRC63201T/0FE,112

Rf Type
Read Only
Frequency
13.56MHz
Features
ISO14443-A, ISO14443-B, ISO15693, ISO18000-3
Package / Case
32-SOIC (0.300", 7.50mm Width)
Product
RFID Readers
Operating Temperature Range
- 25 C to + 85 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
568-2199-5
935269690112
CLRC632
CLRC63201TD

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CLRC63201T/0FE,112
Manufacturer:
IR
Quantity:
3 400
Part Number:
CLRC63201T/0FE,112
Manufacturer:
NXP/恩智浦
Quantity:
20 000
NXP Semiconductors
Table 15.
CLRC632_35
Product data sheet
PUBLIC
EEPROM
byte
address
10h
11h
12h
13h
14h
15h
16h
17h
18h
19h
1Ah
1Bh
1Ch
1Dh
1Eh
1Fh
20h
21h
22h
23h
24h
25h
26h
27h
28h
29h
2Ah
2Bh
2Ch
2Dh
2Eh
2Fh
Register
address
10h
11h
12h
13h
14h
15h
16h
17h
18h
19h
1Ah
1Bh
1Ch
1Dh
1Eh
1Fh
20h
21h
22h
23h
24h
25h
26h
27h
28h
29h
2Ah
2Bh
2Ch
2Dh
2Eh
2Fh
Shipment content of StartUp configuration file
Value
00h
58h
3Fh
3Fh
19h
13h
3Fh
3Bh
00h
73h
08h
ADh
FFh
1Eh
41h
00h
00h
06h
03h
63h
63h
00h
00h
00h
00h
08h
07h
06h
0Ah
02h
00h
00h
Remark: The CLRC632 default configuration supports the MIFARE and ISO/IEC 14443 A
communication scheme. Memory addresses 3 to 7 may be used for user-specific
initialization files such as I-CODE1, ISO/IEC 15693 or ISO/IEC 14443 B.
Symbol
Page
TxControl
CwConductance
ModConductance
CoderControl
ModWidth
ModWidthSOF
TypeFraming
Page
RxControl1
DecoderControl
BitPhase
RxThreshold
BPSKDemControl
RxControl2
ClockQControl
Page
RxWait
ChannelRedundancy
CRCPresetLSB
CRCPresetMSB
TimeSlotPeriod
MFOUTSelect
PreSet27
Page
FIFOLevel
TimerClock
TimerControl
TimerReload
IRQPinConfig
PreSet2E
PreSet2F
Rev. 3.5 — 10 November 2009
Multiple protocol contactless reader IC (MIFARE/I-CODE1)
Description
free for user
transmitter pins TX1 and TX2 are switched off, bridge driver
configuration, modulator driven from internal digital circuitry
source resistance of TX1 and TX2 is set to minimum
defines the output conductance
ISO/IEC 14443 A coding is set
pulse width for Miller pulse coding is set to standard configuration
pulse width of Start Of Frame (SOF)
ISO/IEC 14443 A framing is set
free for user
ISO/IEC 14443 A is set and internal amplifier gain is maximum
bit-collisions always evaluate to HIGH in the data bit stream
BitPhase[7:0] is set to standard configuration
MinLevel[3:0] and CollLevel[3:0] are set to maximum
ISO/IEC 14443 A is set
use Q-clock for the receiver, automatic receiver off is switched on,
decoder is driven from internal analog circuitry
automatic Q-clock calibration is switched on
free for user
frame guard time is set to six bit-clocks
channel redundancy is set using ISO/IEC 14443 A
CRC preset value is set using ISO/IEC 14443 A
CRC preset value is set using ISO/IEC 14443 A
defines the time for the I-CODE1 time slots
pin MFOUT is set LOW
-
free for user
WaterLevel[5:0] FIFO buffer warning level is set to standard
configuration
TPreScaler[4:0] is set to standard configuration, timer unit restart
function is switched off
Timer is started at the end of transmission, stopped at the beginning
of reception
TReloadValue[7:0]: the timer unit preset value is set to standard
configuration
pin IRQ is set to high-impedance
-
-
073935
CLRC632
© NXP B.V. 2009. All rights reserved.
15 of 126

Related parts for CLRC63201T/0FE,112