TMPM364F10FG Toshiba, TMPM364F10FG Datasheet - Page 546

no-image

TMPM364F10FG

Manufacturer Part Number
TMPM364F10FG
Description
Manufacturer
Toshiba
Datasheet

Specifications of TMPM364F10FG

Product Summaries
Summary
Lead Free
Yes
Rohs Compatible Product(s)
Available
Rom (kbytes)
1024K
Rom Type
Flash
Ram (kbytes)
64K
Number Of Pins
144
Package
LQFP(20x20)
Vcc
3V
Cpu Mhz
64
Ssp (ch) Spi
1
I2c/sio (ch)
5
Uart/sio (ch)
12
Usb
Host
Can
1
Ethernet
-
External Bus Interface
Y
Cs/wait Controller (ch)
4
Dma Controller
2
10-bit Da Converter
-
10-bit Ad Converter
16
12-bit Ad Converter
-
16-bit Timer / Counter
16
Motor / Igbt Control
-
Real Time Clock
Y
Watchdog Timer
Y
Osc Freq Detect
-
Clock Gear
Y
Low-power Hold Function
Y
Remote Control Interface
Y
Hardware Cec Controller
Y
Comparators
-
Low-voltage Detector
-
Etm Hardware Trace
4-bit

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
TMPM364F10FG
Manufacturer:
Toshiba
Quantity:
10 000
Company:
Part Number:
TMPM364F10FG
Quantity:
6 000
15.4
Operations
15.4.3.2
mit Buffer Register (CECTBUF) are required.
(1)
(2)
(3)
Before transmitting data, transmission settings to the Transmit Control Register (CECTCR) and the Trans-
Preconfiguration
Start bit
1 to 16 bit cycles.
the signal stays high for the specified number of bit cycles, transmission starts.
"0" response during an ACK cycle results in an error.If not, logical "1" response during an ACK cy-
cle results in an error.
<CECSTRS> <CECSPRD> <CECDTRS> <CECDPRD> bits, the timing can be specified between
the defined fastest rising/cycle timing and the reference value.
bit, logical "0" and logical "1".
Specify the bus free wait time in the CECTCR<CECFREE> bits. It can be specified in a range of
Counting of the bus free wait time begins one bit cycle after the falling edge of the final bit. If
Set the CECTCR <CECBRD> bit when transmitting a broadcast message.If this bit is set, logical
Both start bit and data bit are capable of adjusting the rising timing and cycle. With the CECTCR
The following figures show how the waveforms differ according to the configurations of the start
Note:Use <CECDTRS> in the same settings used for CECRCR1<CECLNC>.
Bus Free Wait Time
Adjusting Transmission Waveform
Transmitting Broadcast Message
1bit cycle
Bus free wait time
Page 520
<CECSTRS>
121/fs - 7/fs to 121/fs
(approx.3.693 ms)
Beginning of transmission
<CECSPRD>
147/fs - 7/fs to 147/fs
(approx.4.486 ms)
TMPM364F10FG

Related parts for TMPM364F10FG