W83194R-58 WINBOND [Winbond], W83194R-58 Datasheet - Page 14

no-image

W83194R-58

Manufacturer Part Number
W83194R-58
Description
100 MHZ AGP CLOCK FOR VIA CHIPSET
Manufacturer
WINBOND [Winbond]
Datasheet
9.4.5 Type 5 Buffer for PCICLK(0:4,F)
10.0 POWER MANAGEMENT TIMING
10.1 CPU_STOP# Timing Diagram
For synchronous Chipset, CPU_STOP# pin is a synchronous "active low" input pin used to stop the
CPU clocks for low power operation. This pin is asserted synchronously by the external control logic
at the rising edge of free running PCI clock(PCICLK_F). All other clocks will continue to run while the
CPU clocks are stopped. The CPU clocks will always be stopped in a low state and resume output
with full pulse width. In this case, CPU "clocks on latency" is less than 2 CPU clocks and clocks off
latency is less then 2 CPU clocks.
Pull-up Current Min.
Pull-up Current Max.
Pull-down Current Min.
Pull-down Current Max.
Rise/Fall Time Min.
Between 0.8V and 2.0V
Rise/Fall Time Max.
Between 0.8V and 2.0V
CPUCLK[0:3]
CPU_STOP#
PARAMETER
PCICLK_F
CPUCLK
(Internal)
(Internal)
PCICLK
SDRAM
T
I
I
T
I
I
OH
OL
OH
OL
RF
RF
SYM.
(max.)
(max.)
(min.)
(max.)
(min.)
(min.)
1
2
MIN.
-33
0.5
30
- 14 -
TYP.
Preliminary W83194R-37/-58
MAX.
-33
2.0
38
1
UNITS
mA
mA
mA
mA
nS
nS
2
Vout = 1.0V
Vout = 3.135V
Vout = 1.95V
Vout = 0.4V
15 pF Load
30 pF Load
TEST CONDITIONS

Related parts for W83194R-58