LAN9217-MT-E2 SMSC [SMSC Corporation], LAN9217-MT-E2 Datasheet - Page 71

no-image

LAN9217-MT-E2

Manufacturer Part Number
LAN9217-MT-E2
Description
16-bit High-Performance Single-Chip 10/100 Ethernet Controller with HP Auto-MDIX
Manufacturer
SMSC [SMSC Corporation]
Datasheet
16-bit High-Performance Single-Chip 10/100 Ethernet Controller with HP Auto-MDIX
Datasheet
SMSC LAN9217
5.3
BASE ADDRESS
+ OFFSET
B8h - FCh
ACh
5Ch
6Ch
7Ch
8Ch
9Ch
50h
54h
58h
60h
64h
68h
70h
74h
78h
80h
84h
88h
90h
94h
98h
A0h
A4h
A8h
B0h
B4h
Table 5.1, "Direct Address Register
bus.
System Control and Status Registers
MAC_CSR_DATA
MAC_CSR_CMD
RX_FIFO_INF
WORD-SWAP
TX_FIFO_INF
RX_DP_CTL
BYTE_TEST
RESERVED
RESERVED
RESERVED
FREE_RUN
PMT_CTRL
GPIO_CFG
E2P_DATA
RX_DROP
GPT_CFG
E2P_CMD
GPT_CNT
AFC_CFG
IRQ_CFG
FIFO_INT
HW_CFG
SYMBOL
INT_STS
RX_CFG
TX_CFG
ID_REV
INT_EN
Table 5.1 Direct Address Register Map
CONTROL AND STATUS REGISTERS
DATASHEET
Map", lists the registers that are directly addressable by the host
Chip ID and Revision.
Main Interrupt Configuration
Interrupt Status
Interrupt Enable Register
Reserved for future use
Read-only byte order testing register
FIFO Level Interrupts
Receive Configuration
Transmit Configuration
Hardware Configuration
RX Datapath Control
Receive FIFO Information
Transmit FIFO Information
Power Management Control
General Purpose IO Configuration
General Purpose Timer Configuration
General Purpose Timer Count
Reserved for future use
WORD SWAP Register
Free Run Counter
RX Dropped Frames Counter
MAC CSR Synchronizer Command (MAC
CSR’s are indexed through this register)
MAC CSR Synchronizer Data
Automatic Flow Control Configuration
EEPROM Command
EEPROM Data
Reserved for future use
71
REGISTER NAME
Revision 1.5 (07-18-06)
See Page 72.
0000FFFFh
0000FFFFh
00000000h
00000000h
00000000h
87654321h
48000000h
00000000h
00000000h
00000800h
00000000h
00000000h
00001200h
00000000h
00000000h
00000000h
00000000h
00000000h
00000000h
00000000h
00000000h
00000000h
DEFAULT
-
-
-
-

Related parts for LAN9217-MT-E2