LAN9217-MT-E2 SMSC [SMSC Corporation], LAN9217-MT-E2 Datasheet - Page 72

no-image

LAN9217-MT-E2

Manufacturer Part Number
LAN9217-MT-E2
Description
16-bit High-Performance Single-Chip 10/100 Ethernet Controller with HP Auto-MDIX
Manufacturer
SMSC [SMSC Corporation]
Datasheet
Revision 1.5 (07-18-06)
5.3.1
5.3.2
31-16
BITS
31:24
23-15
15-0
BITS
11-9
7-5
14
13
12
8
4
Chip ID. This read-only field identifies this design
Chip Revision
Interrupt Deassertion Interval (INT_DEAS). This field determines the
Interrupt Request Deassertion Interval in multiples of 10 microseconds.
Setting this field to zero causes the device to disable the INT_DEAS
Interval, reset the interval counter, and issue any pending interrupts. If a
new, non-zero value is written to this field, any subsequent interrupts will
obey the new setting.
Note:
Reserved
Interrupt Deassertion Interval Clear (INT_DEAS_CLR). Writing a one
to this register clears the de-assertion counter in the IRQ Controller, thus
causing a new de-assertion interval to begin (regardless of whether or
not the IRQ Controller is currently in an active de-assertion interval).
Interrupt Deassertion Status (INT_DEAS_STS). When set, this bit
indicates that interrupts are currently in a deassertion interval, and will
not be delivered to the IRQ pin. When this bit is clear, interrupts are not
currently in a deassertion interval, and will be delivered to the IRQ pin.
Master Interrupt (IRQ_INT). This read-only bit indicates the state of the
internal IRQ line, regardless of the setting of the IRQ_EN bit, or the state
of the interrupt de-assertion function. When this bit is high, one of the
enabled interrupts is currently active.
Reserved
IRQ Enable (IRQ_EN) – This bit controls the final interrupt output to the
IRQ pin. When clear, the IRQ output is disabled and permanently
deasserted. This bit has no effect on any internal interrupt status bits.
Reserved
IRQ Polarity (IRQ_POL) – When cleared, enables the IRQ line to
function as an active low output. When set, the IRQ output is active high.
When IRQ is configured as an open-drain output this field is ignored,
and the interrupt output is always active low.
ID_REV—Chip ID and Revision
This register contains the ID and Revision fields for this design.
IRQ_CFG—Interrupt Configuration Register
This register configures and indicates the state of the IRQ signal.
Offset:
Offset:
This field does not apply to the PME interrupt.
DESCRIPTION
DESCRIPTION
50h
54h
DATASHEET
72
16-bit High-Performance Single-Chip 10/100 Ethernet Controller with HP Auto-MDIX
Size:
Size:
32 bits
32 bits
NASR
TYPE
R/W
R/W
R/W
TYPE
RO
RO
RO
RO
SC
RO
RO
SMSC LAN9217
DEFAULT
DEFAULT
117Ah
0000h
Datasheet
0
0
0
0
0
-
-
-

Related parts for LAN9217-MT-E2