LAN9217-MT-E2 SMSC [SMSC Corporation], LAN9217-MT-E2 Datasheet - Page 90

no-image

LAN9217-MT-E2

Manufacturer Part Number
LAN9217-MT-E2
Description
16-bit High-Performance Single-Chip 10/100 Ethernet Controller with HP Auto-MDIX
Manufacturer
SMSC [SMSC Corporation]
Datasheet
Revision 1.5 (07-18-06)
5.3.16
5.3.17
31-16
BITS
BITS
15-0
31:0
Reserved
General Purpose Timer Current Count (GPT_CNT). This 16-bit field
reflects the current value of the GP Timer.
Word Swap. If this field is set to 00000000h, or anything except
0xFFFFFFFFh, the LAN9217 maps words with address bit A[1]=1 to the
high order words of the CSRs and Data FIFOs, and words with address bit
A[1]=0 to the low order words of the CSRs and Data FIFOs. If this field is
set to 0xFFFFFFFFh, the LAN9217 maps words with address bit A[1]=1 to
the low order words of the CSRs and Data FIFOs, and words with address
bit A[1]=0 to the high order words of the CSRs and Data FIFOs.
GPT_CNT-General Purpose Timer Current Count Register
This register reflects the current value of the GP Timer.
WORD SWAP—Word Swap Control
This register controls how words from the host data bus are mapped to the CSRs and Data FIFOs
inside the LAN9217. The LAN9217 always sends data from the Transmit Data FIFO to the network so
that the low order word is sent first, and always receives data from the network to the Receive Data
FIFO so that the low order word is received first.
Offset:
Offset:
DESCRIPTION
DESCRIPTION
90h
98h
DATASHEET
90
16-bit High-Performance Single-Chip 10/100 Ethernet Controller with HP Auto-MDIX
Size:
Size:
32 bits
32 bits
NASR
TYPE
TYPE
R/W
RO
RO
SMSC LAN9217
00000000h
DEFAULT
DEFAULT
FFFFh
Datasheet
-

Related parts for LAN9217-MT-E2