PCF8534AHL/1,518 NXP Semiconductors, PCF8534AHL/1,518 Datasheet - Page 21

no-image

PCF8534AHL/1,518

Manufacturer Part Number
PCF8534AHL/1,518
Description
IC LCD DISPLAY DRVR 60SEG 80LQFP
Manufacturer
NXP Semiconductors
Datasheets

Specifications of PCF8534AHL/1,518

Package / Case
80-LQFP
Display Type
LCD
Configuration
60 Segment
Interface
I²C
Current - Supply
8µA
Voltage - Supply
1.8 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Number Of Digits
30
Number Of Segments
240
Maximum Clock Frequency
400 KHz
Operating Supply Voltage
1.8 V to 5.5 V
Maximum Power Dissipation
400 mW
Maximum Operating Temperature
+ 85 C
Maximum Supply Current
50 mA
Minimum Operating Temperature
- 40 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Digits Or Characters
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
568-5058-2
935289852518

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PCF8534AHL/1,518
Manufacturer:
NXP Semiconductors
Quantity:
10 000
NXP Semiconductors
UJA1076_2
Product data sheet
6.7.1.2 Lowpower/Off modes
and
In CAN Active mode, the transceiver can transmit and receive data via the CANH and
CANL pins. The differential receiver converts the analog data on the bus lines into digital
data which is output on pin RXDC. The transmitter converts digital data generated by a
CAN controller, and input on pin TXDC, to signals suitable for transmission over the bus
lines.
The CAN transceiver will be in Lowpower mode with bus wake-up detection enabled if bit
STBCC = 1 (see
and CANL in Lowpower mode.
When the SBC is in Standby mode or Sleep mode (MC = 00 or 01), the CAN transceiver
will be in Off mode if bit STBCC = 0. The CAN transceiver is powered down completely in
Off mode to minimize quiescent current consumption.
A filter at the receiver input prevents unwanted wake-up events occurring due to
automotive transients or EMI.
A recessive-dominant-recessive-dominant sequence must occur on the CAN bus within
the wake-up timeout time (t
(see
phases). The minimum recessive/dominant bus times for CAN transceiver wake-up
(t
wake(busrec)min
Fig 9.
wake-up
the SBC is in Normal mode (MC = 10 or 11)
the transceiver is enabled (bit STBCC = 0; see
V2 is enabled and its output voltage is above its undervoltage threshold, V
or
V2 is disabled but an external voltage source, or V1, connected to pin V2 is above its
undervoltage threshold (see
Figure
CAN wake-up timing diagram
9; note that additional pulses may occur between the recessive/dominant
recessive
and t
All information provided in this document is subject to legal disclaimers.
Table
wake(busdom)min
6). The CAN transceiver can be woken up remotely via pins CANH
Rev. 02 — 27 May 2010
to(wake)
Section
dominant
) to pass the wake-up filter and trigger a wake-up event
) must be satisfied (see
6.6.3)
t
wake
< t
High-speed CAN core system basis chip
to(wake)
Table
recessive
6)
Table
11).
UJA1076
© NXP B.V. 2010. All rights reserved.
dominant
uvd
015aaa107
21 of 47

Related parts for PCF8534AHL/1,518