ATXMEGA64A1-AU Atmel, ATXMEGA64A1-AU Datasheet - Page 30

MCU AVR 64K FLASH 1.6V 100-TQFP

ATXMEGA64A1-AU

Manufacturer Part Number
ATXMEGA64A1-AU
Description
MCU AVR 64K FLASH 1.6V 100-TQFP
Manufacturer
Atmel
Series
AVR® XMEGAr
Datasheet

Specifications of ATXMEGA64A1-AU

Core Processor
AVR
Core Size
8/16-Bit
Speed
32MHz
Connectivity
EBI/EMI, I²C, IrDA, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, DMA, POR, PWM, WDT
Number Of I /o
78
Program Memory Size
64KB (32K x 16)
Program Memory Type
FLASH
Eeprom Size
2K x 8
Ram Size
4K x 8
Voltage - Supply (vcc/vdd)
1.6 V ~ 3.6 V
Data Converters
A/D 16x12b, D/A 4x12b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
100-TQFP, 100-VQFP
Processor Series
ATXMEGA64x
Core
AVR8
Data Bus Width
8 bit, 16 bit
Data Ram Size
4 KB
Interface Type
I2C/SPI/USART
Maximum Clock Frequency
32 MHz
Number Of Programmable I/os
78
Number Of Timers
8
Operating Supply Voltage
1.6 V to 3.6 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
EWAVR, EWAVR-BL
Development Tools By Supplier
ATAVRDRAGON, ATAVRISP2, ATAVRONEKIT
Minimum Operating Temperature
- 40 C
On-chip Adc
2 (8-ch x 12-bit)
On-chip Dac
2 (2-ch x 12-bit)
Package
100TQFP
Device Core
AVR
Family Name
XMEGA
Maximum Speed
32 MHz
For Use With
ATAVRONEKIT - KIT AVR/AVR32 DEBUGGER/PROGRMMRATSTK600-TQFP100 - STK600 SOCKET/ADAPTER 100-TQFPATSTK600-TQFP44 - STK600 SOCKET/ADAPTER 44-TQFP770-1007 - ISP 4PORT ATMEL AVR MCU SPI/JTAG770-1004 - ISP 4PORT FOR ATMEL AVR MCU SPIATAVRISP2 - PROGRAMMER AVR IN SYSTEM
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATXMEGA64A1-AU
Manufacturer:
Atmel
Quantity:
135
Part Number:
ATXMEGA64A1-AU
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATXMEGA64A1-AUR
Manufacturer:
Atmel
Quantity:
10 000
14.4
14.5
14.6
8067M–AVR–09/10
Input sensing
Port Interrupt
Alternate Port Functions
Input sensing is synchronous or asynchronous depending on the enabled clock for the ports,
and the configuration is shown in
Figure 14-7. Input sensing system overview
When a pin is configured with inverted I/O the pin value is inverted before the input sensing.
Each ports have two interrupts with seperate priority and interrupt vector. All pins on the port can
be individually selected as source for each of the interrupts. The interrupts are then triggered
according to the input sense configuration for each pin configured as source for the interrupt.
In addition to the input/output functions on all port pins, most pins have alternate functions. This
means that other modules or peripherals connected to the port can use the port pins for their
functions, such as communication or pulse-width modulation.
page 49
what alternate functions that is available on a pin.
Sense both edges
Sense rising edges
Sense falling edges
Sense low level
INVERTED I/O
Pn
shows which modules on peripherals that enables alternate functions on a pin, and
Synchronizer
D Q
R
INn
D Q
Figure 14-7 on page
R
Asynchronous sensing
Synchronous sensing
DETECT
DETECT
EDGE
EDGE
30.
“Pinout and Pin Functions” on
XMEGA A1
Interrupt
Control
IREQ
Event
30

Related parts for ATXMEGA64A1-AU