MC912D60ACPV8 Freescale Semiconductor, MC912D60ACPV8 Datasheet - Page 365

no-image

MC912D60ACPV8

Manufacturer Part Number
MC912D60ACPV8
Description
IC MCU 6K FLASH 8MHZ 112-LQFP
Manufacturer
Freescale Semiconductor
Series
HC12r
Datasheet

Specifications of MC912D60ACPV8

Core Processor
CPU12
Core Size
16-Bit
Speed
8MHz
Connectivity
CAN, MI Bus, SCI, SPI
Peripherals
POR, PWM, WDT
Number Of I /o
68
Program Memory Size
60KB (60K x 8)
Program Memory Type
FLASH
Eeprom Size
1K x 8
Ram Size
2K x 8
Voltage - Supply (vcc/vdd)
4.5 V ~ 5.5 V
Data Converters
A/D 16x8/10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
112-LQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC912D60ACPV8
Manufacturer:
FREESCALE
Quantity:
5 530
Part Number:
MC912D60ACPV8
Manufacturer:
FREESCALE
Quantity:
1 831
Part Number:
MC912D60ACPV8
Manufacturer:
QFP
Quantity:
748
Part Number:
MC912D60ACPV8
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC912D60ACPV8
Manufacturer:
FREESCALE
Quantity:
20 000
MC68HC912D60A — Rev. 3.1
Freescale Semiconductor
RES10 — A/D Resolution Select
SMP[1:0] — Sample Time Select
PRS[4:0] — ATD Clock Prescaler
This bit determines the resolution of the A/D converter: 8-bits or 10-
bits. The A/D converter has the accuracy of a 10-bit converter.
However, if low resolution is adequate, the conversion can be
speeded up by selecting 8-bit resolution.
These two bits select the length of the third phase of the sample
period (in internal ATD clock cycles) which occurs after the buffered
sample and transfer. During this phase, the external analog signal is
connected directly to the storage node for final charging and improved
accuracy. Note that the ATD clock period is itself a function of the
prescaler value (bits PRS0–4).
for the third sample phase.
The binary prescaler value (0 to 31) plus one (1 to 32) becomes the
divide-by-factor for a modulus counter used to prescale the system
PCLK frequency. The resulting scaled clock is further divided by 2
before the ATD internal clock is generated. This clock is used to drive
the S/H and A/D machines.
Note that the maximum ATD clock frequency is half of the system
clock. The default prescaler value is 00001 which results in a default
ATD clock frequency that is quarter of the system clock i.e. with 8MHz
bus the ATD module clock is 2MHz.
by operation and the appropriate range of system clock frequencies.
0 = 8-bit resolution selected
1 = 10-bit resolution selected
Analog-to-Digital Converter
Table 18-4. Final Sample Time Selection
SMP1
0
0
1
1
SMP0
0
1
0
1
Table 18-4
16 A/D clock periods
Final Sample Time
2 A/D clock periods
4 A/D clock periods
8 A/D clock periods
Table 18-5
lists the lengths available
Analog-to-Digital Converter
illustrates the divide-
Technical Data
ATD Registers
365

Related parts for MC912D60ACPV8