XC3S500E-4FT256I Xilinx Inc, XC3S500E-4FT256I Datasheet - Page 132

no-image

XC3S500E-4FT256I

Manufacturer Part Number
XC3S500E-4FT256I
Description
FPGA Spartan®-3E Family 500K Gates 10476 Cells 572MHz 90nm (CMOS) Technology 1.2V 256-Pin FTBGA
Manufacturer
Xilinx Inc
Series
Spartan™-3Er
Datasheet

Specifications of XC3S500E-4FT256I

Package
256FTBGA
Family Name
Spartan®-3E
Device Logic Cells
10476
Device Logic Units
1164
Device System Gates
500000
Number Of Registers
9312
Maximum Internal Frequency
572 MHz
Typical Operating Supply Voltage
1.2 V
Maximum Number Of User I/os
190
Ram Bits
368640
Number Of Logic Elements/cells
10476
Number Of Labs/clbs
1164
Total Ram Bits
368640
Number Of I /o
190
Number Of Gates
500000
Voltage - Supply
1.14 V ~ 1.26 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
256-LBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC3S500E-4FT256I
Manufacturer:
XILINX
Quantity:
1 400
Part Number:
XC3S500E-4FT256I
Manufacturer:
XILINX
Quantity:
360
Part Number:
XC3S500E-4FT256I
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC3S500E-4FT256I
Manufacturer:
XILINX
0
Part Number:
XC3S500E-4FT256I
Manufacturer:
XILXIN
Quantity:
20 000
Company:
Part Number:
XC3S500E-4FT256I
Quantity:
38
DC and Switching Characteristics
Table 93: Timing for the IOB Three-State Path
132
Notes:
1.
2.
3.
Synchronous Output Enable/Disable Times
T
T
Asynchronous Output Enable/Disable Times
T
Set/Reset Times
T
T
IOCKHZ
IOCKON
GTS
IOSRHZ
IOSRON
Symbol
The numbers in this table are tested using the methodology presented in
Table 77
This time requires adjustment whenever a signal standard other than LVCMOS25 with 12 mA drive and Fast slew rate is assigned to the data
Output. When this is true, add the appropriate Output adjustment from
For minimum delays use the values reported by the Timing Analyzer.
(2)
(2)
and
Table
Time from the active transition at the OTCLK
input of the Three-state Flip-Flop (TFF) to
when the Output pin enters the
high-impedance state
Time from the active transition at TFF’s
OTCLK input to when the Output pin drives
valid data
Time from asserting the Global Three State
(GTS) input on the STARTUP_SPARTAN3E
primitive to when the Output pin enters the
high-impedance state
Time from asserting TFF’s SR input to when
the Output pin enters a high-impedance state
Time from asserting TFF’s SR input at TFF to
when the Output pin drives valid data
80.
Description
www.xilinx.com
Table
LVCMOS25,
12 mA output
drive, Fast slew
rate
LVCMOS25,
12 mA output
drive, Fast slew
rate
LVCMOS25,
12 mA output
drive, Fast slew
rate
Table 95
Conditions
94.
and are based on the operating conditions set forth in
Device
All
All
All
All
All
DS312-3 (v3.8) August 26, 2009
Speed Grade
Max
1.49
2.70
8.52
2.11
3.32
-5
Product Specification
Max
1.71
3.10
9.79
2.43
3.82
-4
Units
ns
ns
ns
ns
ns
R

Related parts for XC3S500E-4FT256I