DAC1005D650HW/C1,5 NXP Semiconductors, DAC1005D650HW/C1,5 Datasheet - Page 29

no-image

DAC1005D650HW/C1,5

Manufacturer Part Number
DAC1005D650HW/C1,5
Description
IC DAC 10BIT 650MSPS DL 100HTQFP
Manufacturer
NXP Semiconductors
Datasheet

Specifications of DAC1005D650HW/C1,5

Settling Time
20ns
Number Of Bits
10
Data Interface
SPI™
Number Of Converters
2
Voltage Supply Source
Analog and Digital
Power Dissipation (max)
1.4W
Operating Temperature
-45°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
100-TQFP Exposed Pad, 100-eTQFP, 100-HTQFP, 100-VQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
935286776518

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DAC1005D650HW/C1,5
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
NXP Semiconductors
DAC1005D650
Product data sheet
10.11 Digital offset adjustment
Table 36.
Default settings are shown highlighted.
The settings applied to DAC_A_GAIN_FINE[5:0] (register 0Ah; see
“DAC_A_Cfg_2 register (address 0Ah) bit
(register 0Dh; see
the fine variation of the full-scale current (see
Table 37.
Default settings are shown highlighted.
The coding of the fine gain adjustment is two’s complement.
When the DAC1005D650 analog output is DC connected to the next stage, the digital
offset correction can be used to adjust the common mode level at the output of the DAC. It
adds an offset at the end of the digital part, just before the DAC.
The settings applied to DAC_A_OFFSET[8:0] (register 09h; see
register (address 09h) bit description”
register (address 0Bh) bit
Table 22 “DAC_B_Cfg_1 register (address 0Ch) bit description”
Table 24 “DAC_B_Cfg_3 register (address 0Eh) bit
variation of the digital offset (see
DAC_GAIN_COARSE[3:0]
Decimal
8
9
10
11
12
13
14
15
DAC_GAIN_FINE[5:0]
Decimal
−32
...
0
...
+31
I
I
O(fs)
O(fs)
coarse adjustment
fine adjustment
All information provided in this document is subject to legal disclaimers.
Table 23 “DAC_B_Cfg_2 register (address 0Dh) bit
Rev. 2 — 3 September 2010
Dual 10-bit DAC, up to 650 Msps; 2× 4× and 8× interpolating
description”) and to “DAC_B_OFFSET[8:0]” (register 0Ch; see
Binary
1000
1001
1010
1011
1100
1101
1110
1111
Two’s complement
10 0000
...
00 0000
...
01 1111
Table 38 “Digital offset
…continued
and register 0Bh; see
description”) and to DAC_B_GAIN_FINE[5:0]
Table 37 “I
description”) define the range of
adjustment”).
O(fs)
DAC1005D650
I
12.8
14.2
15.6
17.0
18.5
20.0
21.0
22.0
Delta I
−10 %
...
0
...
+10 %
Table 21 “DAC_A_Cfg_3
O(fs)
fine
and register 0Eh; see
Table 19 “DAC_A_Cfg_1
(mA)
adjustment”).
O(fs)
Table 20
description”) define
© NXP B.V. 2010. All rights reserved.
29 of 42

Related parts for DAC1005D650HW/C1,5