EP1SGX25DF672I6 Altera, EP1SGX25DF672I6 Datasheet - Page 255

IC STRATIX GX FPGA 25K 672-FBGA

EP1SGX25DF672I6

Manufacturer Part Number
EP1SGX25DF672I6
Description
IC STRATIX GX FPGA 25K 672-FBGA
Manufacturer
Altera
Series
Stratix® GXr
Datasheet

Specifications of EP1SGX25DF672I6

Number Of Logic Elements/cells
25660
Number Of Labs/clbs
2566
Total Ram Bits
1944576
Number Of I /o
455
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
672-FBGA
Family Name
Stratix GX
Number Of Logic Blocks/elements
25660
# I/os (max)
455
Frequency (max)
5GHz
Process Technology
SRAM
Operating Supply Voltage (typ)
1.5V
Logic Cells
25660
Ram Bits
1944576
Operating Supply Voltage (min)
1.425V
Operating Supply Voltage (max)
1.575V
Operating Temp Range
-40C to 100C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
672
Package Type
FC-FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1SGX25DF672I6
Manufacturer:
ALTERA30
Quantity:
50
Part Number:
EP1SGX25DF672I6
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1SGX25DF672I6
Manufacturer:
ALTERA
0
Part Number:
EP1SGX25DF672I6
Quantity:
20
Part Number:
EP1SGX25DF672I6N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1SGX25DF672I6N
Manufacturer:
ALTERA
0
Altera Corporation
June 2006
Drive Strength
Table 6–80. Output Delay Adder for Loading on LVTTL/LVCMOS Output Buffers
V
C C I O
Parameter
Parameter
level
voltage
Conditions
Conditions
Conditions
Class II
Class I
24 mA
16 mA
12 mA
Value
Value
8 mA
4 mA
2 mA
3.3 V
2.5 V
The scaling factors for output pin timing in
of time per pF unit of capacitance (ps/pF). Add this delay to the
combinational timing path for output or bidirectional pins in addition to
the “I/O Adder” delays shown in
Programmable Delays” in
3.3-V LVTTL
SSTL-3
GTL+
GTL+/GTL/CTT/PCI Standards
15
25
30
50
60
25
25
18
15
LVTTL/LVCMOS Standards
SSTL/HSTL Standards
2.5-V LVTTL
SSTL-2
GTL
Output Pin Adder Delay (ps/pF)
18
25
35
75
Output Pin Adder Delay (ps/pF)
25
20
Output Pin Adder Delay (ps/pF)
18
18
Tables 6–78
1.8-V LVTTL
Tables 6–72
SSTL-1.8
Stratix GX Device Handbook, Volume 1
CTT
120
25
40
25
25
25
and 6–79.
-
DC & Switching Characteristics
Table 6–80
through
1.5-V LVTTL
1.5-V HSTL
160
PCI
35
80
25
20
20
-
-
are shown in units
6–77
and the “IOE
1.8-V HSTL
LVCMOS
AGP
15
20
30
60
25
20
20
8
-
6–53

Related parts for EP1SGX25DF672I6