MC68SEC000AA16 Freescale Semiconductor, MC68SEC000AA16 Datasheet - Page 102

IC MPU 32BIT 16MHZ 64-QFP

MC68SEC000AA16

Manufacturer Part Number
MC68SEC000AA16
Description
IC MPU 32BIT 16MHZ 64-QFP
Manufacturer
Freescale Semiconductor
Series
M68000r
Datasheets

Specifications of MC68SEC000AA16

Processor Type
M680x0 32-Bit
Speed
16MHz
Voltage
3.3V, 5V
Mounting Type
Surface Mount
Package / Case
64-QFP
Processor Series
M680xx
Core
CPU32
Maximum Clock Frequency
16 MHz
Operating Supply Voltage
3.3 V, 5 V
Maximum Operating Temperature
+ 105 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
0 C
Core Size
32 Bit
Cpu Speed
16MHz
Digital Ic Case Style
QFP
No. Of Pins
64
Supply Voltage Range
5V
Operating Temperature Range
0°C To +70°C
Frequency Typ
20MHz
Filter Terminals
SMD
Rohs Compliant
Yes
Clock Frequency
16MHz
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68SEC000AA16
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC68SEC000AA16
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
MC68SEC000AA16R2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
6.8 Parallel I/O Control Register
The parallel handshake functions are available only in the single-chip operating mode. PIOC is a
read/write register except for bit 7, which is read only.
operations.
STAF — Strobe A Interrupt Status Flag
STAI — Strobe A Interrupt Enable Mask Bit
102
Simple
strobed
mode
Full-input
hand-
shake
mode
Full-
output
hand-
shake
mode
Parallel Input/Output (I/O) Ports
STAF is set when the selected edge occurs on strobe A. This bit can be cleared by a read of PIOC with
STAF set followed by a read of PORTCL (simple strobed or full input handshake mode) or a write to
PORTCL (output handshake mode).
0 = No edge on strobe A
1 = Selected edge on strobe A
0 = STAF does not request interrupt
1 = STAF requests interrupt
Read
PIOC with
STAF = 1
then read
PORTCL
Read
PIOC with
STAF = 1
then read
PORTCL
Read
PIOC with
STAF = 1
then write
PORTCL
Sequence
Clearing
STAF
Address:
Reset:
Read:
Write:
HNDS
U = Unaffected
$1002
Figure 6-10. Parallel I/O Control Register (PIOC)
STAF
0
1
1
Bit 7
0
OIN
X
0
1
M68HC11E Family Data Sheet, Rev. 5.1
STAI
Table 6-2. Parallel I/O Control
6
0
0 = STRB
active level
1 = STRB
active pulse
0 = STRB
active level
1 = STRB
active pulse
PLS
X
CWOM
5
0
Follow
DDRC
HNDS
0
1
1
0
0
1
Table 6-2
4
0
Active Edge
Port C
Driven
EGA
STRA
OIN
3
0
shows a summary of handshake
Follow
DDRC
PLS
U
2
Inputs latched into
PORTCL on any
active edge on
STRA
Inputs latched into
PORTCL on any
active edge on
STRA
Driven as outputs if
STRA at active
level; follows
DDRC
if STRA not at
active level
Port B
EGA
1
1
Freescale Semiconductor
INVB
Bit 0
STRB pulses
on writes
to PORTB
Normal output
port, unaffected
in handshake
modes
Normal output
port, unaffected
in handshake
modes
1
Port C

Related parts for MC68SEC000AA16