MC68SEC000AA16 Freescale Semiconductor, MC68SEC000AA16 Datasheet - Page 83

IC MPU 32BIT 16MHZ 64-QFP

MC68SEC000AA16

Manufacturer Part Number
MC68SEC000AA16
Description
IC MPU 32BIT 16MHZ 64-QFP
Manufacturer
Freescale Semiconductor
Series
M68000r
Datasheets

Specifications of MC68SEC000AA16

Processor Type
M680x0 32-Bit
Speed
16MHz
Voltage
3.3V, 5V
Mounting Type
Surface Mount
Package / Case
64-QFP
Processor Series
M680xx
Core
CPU32
Maximum Clock Frequency
16 MHz
Operating Supply Voltage
3.3 V, 5 V
Maximum Operating Temperature
+ 105 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
0 C
Core Size
32 Bit
Cpu Speed
16MHz
Digital Ic Case Style
QFP
No. Of Pins
64
Supply Voltage Range
5V
Operating Temperature Range
0°C To +70°C
Frequency Typ
20MHz
Filter Terminals
SMD
Rohs Compliant
Yes
Clock Frequency
16MHz
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68SEC000AA16
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC68SEC000AA16
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
MC68SEC000AA16R2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
5.2.6 Configuration Control Register
EE[3:0] — EEPROM Mapping Bits
NOSEC — Security Mode Disable Bit
NOCOP — COP System Disable Bit
ROMON — ROM (EPROM) Enable Bit
EEON — EEPROM Enable Bit
5.3 Effects of Reset
When a reset condition is recognized, the internal registers and control bits are forced to an initial state.
Depending on the cause of the reset and the operating mode, the reset vector can be fetched from any
of six possible locations. Refer to
These initial states then control on-chip peripheral systems to force them to known startup states, as
described in the following subsections.
5.3.1 Central Processor Unit (CPU)
After reset, the central processor unit (CPU) fetches the restart vector from the appropriate address during
the first three cycles and begins executing instructions. The stack pointer and other CPU registers are
indeterminate immediately after reset; however, the X and I interrupt mask bits in the condition code
register (CCR) are set to mask any interrupt requests. Also, the S bit in the CCR is set to inhibit stop mode.
Freescale Semiconductor
EE[3:0] apply only to MC68HC811E2. Refer to
Refer to
Refer to
Refer to
0 = COP enabled (forces reset on timeout)
1 = COP disabled (does not force reset on timeout)
Chapter 2 Operating Modes and On-Chip
Chapter 2 Operating Modes and On-Chip
Chapter 2 Operating Modes and On-Chip
Address:
Reset:
Read:
Write:
COP Watchdog Timeout
Table 5-2. Reset Cause, Reset Vector, and Operating Mode
Clock monitor failure
POR or RESET pin
Cause of Reset
$103F
Bit 7
EE3
Figure 5-3. Configuration Control Register (CONFIG)
0
EE2
0
6
Table
M68HC11E Family Data Sheet, Rev. 5.1
5-2.
EE1
5
0
Normal Mode
$FFFC, FFFD
$FFFE, FFFF
$FFFA, FFFB
Vector
Chapter 2 Operating Modes and On-Chip
EE0
4
0
Memory.
Memory.
Memory.
NOSEC
3
1
NOCOP
$BFFC, $BFFD
$BFFE, $BFFF
$BFFA, $BFFB
or Bootstrap
Special Test
2
1
ROMON
1
1
EEON
Bit 0
1
Effects of Reset
Memory.
83

Related parts for MC68SEC000AA16