PEF82912FV1.4 Infineon Technologies, PEF82912FV1.4 Datasheet - Page 192

no-image

PEF82912FV1.4

Manufacturer Part Number
PEF82912FV1.4
Description
ISDN Interface ISDN
Manufacturer
Infineon Technologies
Datasheet

Specifications of PEF82912FV1.4

Mounting Style
SMD/SMT
Package / Case
MQFP-64
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PEF82912FV1.4
Manufacturer:
Infineon
Quantity:
1 831
Part Number:
PEF82912FV1.4
Manufacturer:
INFINEON/英飞凌
Quantity:
20 000
MRE
MRC
MIE
MXC
4.10.5
MSTA
Value after reset: 00
Data Sheet
7
0
MSTA - MONITOR Status Register
MONITOR Receive Interrupt Enable
0 =
1 =
MR Bit Control
Determines the value of the MR bit:
0 =
1 =
MONITOR Interrupt Enable
0 =
1 =
MX Bit Control
Determines the value of the MX bit:
0 =
1 =
0
MONITOR interrupt status MDR generation is masked.
MONITOR interrupt status MDR generation is enabled.
MR is always ‘1’. In addition, the MDR interrupt is blocked, except
for the first byte of a packet (if MRE = 1).
MR is internally controlled by the Q-SMINT I according to
MONITOR channel protocol. In addition, the MDR interrupt is
enabled for all received bytes according to the MONITOR channel
protocol (if MRE = 1).
MONITOR interrupt status MER, MDA, MAB generation is masked
MONITOR interrupt status MER, MDA, MAB generation is enabled
The MX bit is always ‘1’.
The MX bit is internally controlled by the Q-SMINT I according to
MONITOR channel protocol.
H
0
0
read
178
0
MAC
Register Description
PEF 82912/82913
Address:
0
2001-03-30
TOUT
0
5F
H

Related parts for PEF82912FV1.4