PI7C8150BND Pericom Semiconductor, PI7C8150BND Datasheet - Page 101

PI7C8150BND

Manufacturer Part Number
PI7C8150BND
Description
Manufacturer
Pericom Semiconductor
Datasheet

Specifications of PI7C8150BND

Operating Temperature (min)
0C
Operating Temperature Classification
Commercial
Operating Temperature (max)
85C
Package Type
BGA
Rad Hardened
No
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PI7C8150BND
Quantity:
800
Part Number:
PI7C8150BNDE
Manufacturer:
CYPRESS
Quantity:
101
Part Number:
PI7C8150BNDE
Manufacturer:
Pericom
Quantity:
10 000
Part Number:
PI7C8150BNDE
Manufacturer:
ALTERA
0
Part Number:
PI7C8150BNDE
Manufacturer:
PERICOM
Quantity:
20 000
Part Number:
PI7C8150BNDI
Quantity:
8 239
Part Number:
PI7C8150BNDIE
Manufacturer:
PERICOM
Quantity:
300
Part Number:
PI7C8150BNDIE
Manufacturer:
PERICOM
Quantity:
301
Part Number:
PI7C8150BNDIE
Manufacturer:
Pericom
Quantity:
10 000
Part Number:
PI7C8150BNDIE
Manufacturer:
PERICOM
Quantity:
20 000
17.3
17.4
AC SPECIFICATIONS
1. See Figure 17-1 PCI Signal Timing Measurement Conditions.
2. All primary interface signals are synchronized to P_CLK. All secondary interface
signals are synchronized to S_CLKOUT.
3. Point-to-point signals are P_REQ_L, S_REQ_L[7:0], P_GNT_L, S_GNT_L[7:0],
HSLED, HS_SW_L, HS_EN, and ENUM_L. Bused signals are P_AD, P_BDE_L, P_PAR,
P_PERR_L, P_SERR_L, P_FRAME_L, P_IRDY_L, P_TRDY_L, P_LOCK_L,
P_DEVSEL_L, P_STOP_L, P_IDSEL, S_AD, S_CBE_L, S_PAR, S_PERR_L,
S_SERR_L, S_FRAME_L, S_IRDY_L, S_TRDY_L, S_LOCK_L, S_DEVSEL_L, and
S_STOP_L.
4. REQ_L signals have a setup of 10 and GNT_L signals have a setup of 12.
66MHZ TIMING
Symbol
Tsu
Tsu(ptp)
Th
Tval
Tval(ptp)
Ton
Toff
Symbol
T
T
T
T
T
SKEW
DELAY
CYCLE
HIGH
LOW
Figure 17-1. PCI Signal Timing Measurement Conditions
Parameter
SKEW among S_CLKOUT[9:0]
DELAY between PCLK and S_CLKOUT[9:0]
P_CLK, S_CLKOUT[9:0] cycle time
P_CLK, S_CLKOUT[9:0] HIGH time
P_CLK, S_CLKOUT[9:0] LOW time
Float to active delay
Active to float delay
Parameter
Input setup time to CLK – bused signals
Input setup time to CLK – point-to-point
Input signal hold time from CLK
CLK to signal valid delay – bused signals
CLK to signal valid delay – point-to-point
1,2
1,2
91
1,2
1,2,3
1,2,3
1,2,3
1,2,3
Condition
20pF load
March 19, 2003 – Revision 1.04
Min.
3
5
0
2
2
2
-
2-PORT PCI-TO-PCI BRIDGE
ADVANCE INFORMATION
66 MHz
Max.
-
-
-
6
6
-
14
Min.
0
4.6
15
6
6
Min.
7
10, 12
0
2
2
2
-
33 MHz
Max.
0.250
5.5
30
4
PI7C8150
Max.
-
-
-
11
12
-
28
Units
ns
Units
ns

Related parts for PI7C8150BND