ATUC64D3 Atmel Corporation, ATUC64D3 Datasheet - Page 94

no-image

ATUC64D3

Manufacturer Part Number
ATUC64D3
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of ATUC64D3

Flash (kbytes)
64 Kbytes
Pin Count
64
Max. Operating Frequency
48 MHz
Cpu
32-bit AVR
# Of Touch Channels
25
Hardware Qtouch Acquisition
Yes
Max I/o Pins
51
Ext Interrupts
51
Usb Transceiver
1
Usb Speed
Full Speed
Usb Interface
Device
Spi
1
Twi (i2c)
2
Uart
3
Graphic Lcd
No
Video Decoder
No
Camera Interface
No
Adc Channels
8
Adc Resolution (bits)
10
Resistive Touch Screen
No
Temp. Sensor
No
Crypto Engine
No
Sram (kbytes)
16
Self Program Memory
YES
Dram Memory
No
Nand Interface
No
Picopower
No
Temp. Range (deg C)
-40 to 85
I/o Supply Class
3.0 to 3.6
Operating Voltage (vcc)
3.0 to 3.6
Fpu
No
Timers
3
Output Compare Channels
3
Input Capture Channels
3
Pwm Channels
7
32khz Rtc
Yes
Calibrated Rc Oscillator
Yes

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATUC64D3-A2UR
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATUC64D3-A2UT
Manufacturer:
Atmel
Quantity:
10 000
9.1.2
9.1.3
9.1.4
94
AVR32
Operator Symbols
Operations
Status Register Flags
pairs. This is also
ure to do so will
instructions.
Some instructions access or use doubleword operands. These operands must be
placed in two consecutive register addresses where the first register must be an even
register. The even register contains the least significant part and the odd register con-
tains the most significant part. This ordering is reversed in comparison with how data is
organized in memory (where the most significant part would receive the lowest address)
and is intentional.
[i:j]
The programmer is responsible for placing these operands in properly aligned register
specified in the "Operands" section in the detailed description of each instruction. Fail-
result in an undefined behaviour.
¬
Sat
ASR(x, n)
Bits(x)
LSR(x, n)
LSL(x, n)
SATS(x, n)
SATSU(x, n)
SATU(x, n)
SE(x, n)
SE(x)
ZE(x, n)
ZE(x)
C:
Z:
N:
V:
Q:
M0:
Denotes bit i to j in an immediate value.
Number of bits in operand x
x >> n
x << n
Identical to SE(x, 32)
Identical to ZE(x, 32)
Bitwise logical AND operation.
Bitwise logical OR operation.
Bitwise logical EOR operation.
Bitwise logical NOT operation.
Saturate operand
SE(x, Bits(x) + n) >> n
Signed Saturation ( x is treated as a signed value ):
If (x > (2
Signed to Unsigned Saturation ( x is treated as a signed value ):
If (x > (2
Unsigned Saturation ( x is treated as an unsigned value ):
If (x > (2
Sign Extend x to an n-bit value
Zero Extend x to an n-bit value
Carry / Borrow flag.
Zero flag, set if the result of the operation is zero.
Bit 31 of the result.
Set if 2’s complement overflow occurred.
Saturated flag, set if saturation and/or overflow has occurred after some
Mode bit 0
n-1
n
n
-1)) then (2
-1)) then (2
-1)) then (2
n-1
n-1
n-1
-1); elseif ( x < 0 ) then 0; else x;
-1); else x;
-1); elseif (x < -2
n-1
) then -2
n-1
; else x;
32000D–04/2011

Related parts for ATUC64D3