SAM9G15 Atmel Corporation, SAM9G15 Datasheet - Page 735

no-image

SAM9G15

Manufacturer Part Number
SAM9G15
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of SAM9G15

Flash (kbytes)
0 Kbytes
Pin Count
217
Max. Operating Frequency
400 MHz
Cpu
ARM926
Hardware Qtouch Acquisition
No
Max I/o Pins
105
Ext Interrupts
105
Usb Transceiver
3
Usb Speed
Hi-Speed
Usb Interface
Host, Device
Spi
2
Twi (i2c)
3
Uart
6
Lin
4
Ssc
1
Sd / Emmc
2
Graphic Lcd
Yes
Video Decoder
No
Camera Interface
No
Adc Channels
12
Adc Resolution (bits)
10
Adc Speed (ksps)
440
Resistive Touch Screen
Yes
Temp. Sensor
No
Crypto Engine
No
Sram (kbytes)
32
Self Program Memory
NO
External Bus Interface
1
Dram Memory
DDR2/LPDDR, SDRAM/LPSDR
Nand Interface
Yes
Picopower
No
Temp. Range (deg C)
-40 to 85
I/o Supply Class
1.8/3.3
Operating Voltage (vcc)
0.9 to 1.1
Fpu
No
Mpu / Mmu
No/Yes
Timers
6
Output Compare Channels
6
Input Capture Channels
6
Pwm Channels
4
32khz Rtc
Yes
Calibrated Rc Oscillator
No
Figure 37-6. Master Write with One Data Byte
Figure 37-7. Master Write with Multiple Data Bytes
11052C–ATARM–21-Nov-11
TXCOMP
TXRDY
TWCK
TWD
Write THR (Data n)
S
DADR
While no new data is written in the TWI_THR, the Serial Clock Line is tied low. When new data is
written in the TWI_THR, the SCL is released and the data is sent. To generate a STOP event,
the STOP command must be performed by writing in the STOP field of TWI_CR.
After a Master Write transfer, the Serial Clock line is stretched (tied low) while no new data is
written in the TWI_THR or until a STOP command is performed.
See
TXCOMP
TXRDY
W
Figure
TWD
Write THR (DATA)
A
S
37-6,
STOP Command sent (write in TWI_CR)
DATA n
Figure
DADR
37-7, and
A
W
Figure
Write THR (Data n+1)
A
37-8.
DATA
DATA n+1
STOP command performed
(by writing in the TWI_CR)
A
Write THR (Data n+2)
Last data sent
P
A
DATA n+2
SAM9G15
A
P
735

Related parts for SAM9G15