MCIMX27 Motorola Semiconductor Products, MCIMX27 Datasheet - Page 52
MCIMX27
Manufacturer Part Number
MCIMX27
Description
Manufacturer
Motorola Semiconductor Products
Datasheet
1.MCIMX27.pdf
(118 pages)
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
MCIMX27LMOP4A
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MCIMX27LMOP4A
Manufacturer:
FREESCALE
Quantity:
20 000
Company:
Part Number:
MCIMX27LMOP4AR2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MCIMX27LMOP4AR2
Manufacturer:
FREESCALE
Quantity:
20 000
Company:
Part Number:
MCIMX27LVOP4A
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MCIMX27LVOP4A
Manufacturer:
FREESCALE
Quantity:
20 000
Company:
Part Number:
MCIMX27LVOP4AR2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MCIMX27M0P4A
Manufacturer:
FREESCALE
Quantity:
20 000
Company:
Part Number:
MCIMX27MJP4A
Manufacturer:
Freescale Semiconductor
Quantity:
135
Part Number:
MCIMX27MOP4A
Manufacturer:
FREESCALE
Quantity:
20 000
Company:
Part Number:
MCIMX27VJP4A
Manufacturer:
Freescale Semiconductor
Quantity:
135
Company:
Part Number:
MCIMX27VOP4A
Manufacturer:
FREESCAL
Quantity:
410
Signal Descriptions
HCLK = AHB System Clock, THCLK = Period for HCLK, Tp = Period of CSI_PIXCLK
The limitation on pixel clock rise time/fall time is not specified. It should be calculated from the hold
time and setup time based on the following assumptions:
Rising-edge latch data:
In most of case, duty cycle is 50/50, therefore:
For example: Given pixel clock period = 10 ns, duty cycle = 50/50, hold time = 1 ns, setup time = 1 ns.
Falling-edge latch data:
3.5.5.2
In non-gated mode only, the VSYNC, and PIXCLK signals are used; the HSYNC signal is ignored. Figure
3 and Figure 4 show the different clock edge timing of CSI and Sensor in Non-Gated Mode. Table 3 is the
parameter value.
lists the timing parameters.
Figure 11
rising edge.
52
max rise time allowed = (positive duty cycle
max fall time allowed = (negative duty cycle
max rise time = (period/2
max fall time = (period/2
positive duty cycle = 10/2 = 5 ns
max rise time allowed = 5 –1 = 4 ns
negative duty cycle = 10/2 = 5 ns
max fall time allowed = 5 –1 = 4 ns
max fall time allowed = (negative duty cycle
max rise time allowed = (positive duty cycle
shows sensor output data on the pixel clock falling edge. The CSI latches data on the pixel clock
Number
Non-Gated Clock Mode Timing
1
2
3
4
5
6
7
Figure 11
csi_vsync to csi_hsync
csi_hsync to csi_pixclk
csi_d setup time
csi_d hold time
csi_pixclk high time
csi_pixclk low time
csi_pixclk frequency
and
Table 20. Gated Clock Mode Timing Parameters
i.MX27 Data Sheet, Advance Information, Rev. 0.1
Figure 12
—
Preliminary—Subject to Change Without Notice
Parameter
—
setup time)
hold time)
show the non-gated clock mode timings of CSI, and
—
—
—
—
hold time)
setup time)
setup time)
hold time)
Minimum
9*T
T
T
HCLK
HCLK
3
1
1
0
HCLK
Maximum
(Tp/2)-3
HCLK/2
—
—
—
—
—
Freescale Semiconductor
MHz
Unit
ns
ns
ns
ns
ns
ns
Table 21