z80189 ZiLOG Semiconductor, z80189 Datasheet - Page 104

no-image

z80189

Manufacturer Part Number
z80189
Description
Z80180, Z8s180, Z8l180 Mpu Operation
Manufacturer
ZiLOG Semiconductor
Datasheet
CYC1 CYC0
0
0
1
1
* Calculated interval
0
1
0
1
Table 11.
Refresh Control And RESET
After RESET, based on the initialized value of RCR, refresh cycles occur
with an interval of ten clock cycles and are three clock cycles in duration.
Dynamic Ram Refresh Operation Notes
1. Refresh Cycle insertion is stopped when the CPU is in the following
2. Refresh cycles are suppressed when the bus is released in response to
Insertion
Interval
10 states
20 states
40 states
80 states
states:
BUSREQ. However, the refresh timer continues to operate. Thus, the
time at which the first refresh cycle occurs after the Z8X180 re-
acquires the bus depends on the refresh timer and has no timing
relationship with the bus exchange.
During RESET
When the bus is released in response to BUSREQ
During SLEEP mode
During Wait States
DRAM Refresh Intervals
10 MHz
(1.0
(2.0
(4.0
(8.0
m
m
m
m
s)*
s)*
s)*
s)*
8 MHz
(1.25
(2.5
(5.0
(10.0
m
m
m
m
s)*
s)*
s)*
s)*
Time Interval
6 MHz
1.66
3.3
6.8
13.3
Family MPU User Manual
m
m
m
m
s
s
s
s
4 MHz
2.5
5.0
10.0
20.0
m
m
m
m
s
s
UM005003-0703
s
s
Z8018x
2.5 MHz
4.0
8.0
16.0
32.0
m
m
m
m
s
s
s
s
89

Related parts for z80189