z80189 ZiLOG Semiconductor, z80189 Datasheet - Page 72

no-image

z80189

Manufacturer Part Number
z80189
Description
Z80180, Z8s180, Z8l180 Mpu Operation
Manufacturer
ZiLOG Semiconductor
Datasheet
Whether address translation (Figure 26) takes place depends on the type
of CPU cycle as follows.
Figure 26.
MMU Registers
Three MMU registers are used to program a specific configuration of
logical and physical memory.
Memory Cycles
Address Translation occurs for all memory access cycles including
instruction and operand fetches, memory data reads and writes,
hardware interrupt vector fetch, and software interrupt restarts.
I/O Cycles
The MMU is logically bypassed for I/O cycles. The 16-bit logical I/O
address space corresponds directly with the 16-bit physical I/O
address space. The four high-order bits (A16–A19) of the physical
address are always
DMA Cycles
When the Z8X180 on-chip DMAC is using the external bus, the
MMU is physically bypassed. The 20-bit source and destination
registers in the DMAC are directly output on the physical address bus
(A0–A19).
“0000”
PA19
I/O Address Translation
PA16 PA15
0
during I/O cycles.
LA15
Family MPU User Manual
LA0
PA0
UM005003-0703
Logical Address
Physical Address
Z8018x
57

Related parts for z80189