uja1066 NXP Semiconductors, uja1066 Datasheet - Page 8

no-image

uja1066

Manufacturer Part Number
uja1066
Description
High-speed Can Fail-safe System Basis Chip
Manufacturer
NXP Semiconductors
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
uja1066TW/5V0/T
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
uja1066TW5V0T
Manufacturer:
AVAGO
Quantity:
3 816
NXP Semiconductors
UJA1066_2
Product data sheet
Fig 3.
watchdog
trigger
CAN: on-line/on-line listen/off-line
INH/LIMP: HIGH/LOW/float
CAN: all modes available
Main state diagram
INH/LIMP: LOW/float
watchdog: window
watchdog: start-up
via SPI successful
init Normal mode
Normal mode
Restart mode
EN: HIGH/LOW
SYSINH: HIGH
SYSINH: HIGH
EN: LOW
V1: ON
V1: ON
OR RSTN released and V1 undervoltage detected
OR RSTN released and V1 undervoltage detected
mode change via SPI
flash entry enabled (111/001/111 mode sequence)
OR mode change to Sleep with pending wake-up
via SPI successful
OR RSTN falling edge detected
OR RSTN falling edge detected
init Normal mode
OR illegal Mode register code
OR illegal Mode register code
OR SPI clock count
OR SPI clock count
OR watchdog not properly served
OR interrupt ignored
mode change via SPI
OR RSTN falling edge detected
OR V1 undervoltage detected
OR illegal Mode register code
supply connected
t
t
for the first time
t
t
WD(init)
WD(init)
watchdog
trigger
16
16
t
RSTN(INT)
Rev. 02 — 5 May 2009
CAN: on-line/on-line listen/off-line
CAN: on-line/on-line listen/off-line
CAN: on-line/on-line listen/off-line
OR watchdog time-out with watchdog timeout interrupt disabled
INH/LIMP: HIGH/LOW/float
INH/LIMP: HIGH/LOW/float
watchdog: time-out/OFF
mode change via SPI
OR watchdog OFF and I
SYSINH: HIGH/float
wake-up detected with its wake-up interrupt disabled
watchdog: start-up
Fail-safe mode
Standby mode
wake-up detected
Start-up mode
AND oscillator ok
OR mode change to Sleep with pending wake-up
INH/LIMP: LOW
EN: HIGH/LOW
SYSINH: HIGH
watchdog: OFF
SYSINH: HIGH
RSTN: LOW
AND t
EN: LOW
EN: LOW
V1: OFF
V1: ON
V1: ON
OR interrupt ignored
OR RSTN falling edge detected
OR V1 undervoltage detected
OR illegal Mode register code
t
ret
V1
High-speed CAN fail-safe system basis chip
I
OR interrupt ignored
thH(V1)
OR RSTN falling edge detected
OR V1 undervoltage detected
OR illegal Mode register code
t
RSTN(INT)
leave Flash mode code
OR watchdog time-out
with reset option
OR RSTN externally clamped HIGH detected
OR RSTN externally clamped LOW detected
OR V1 undervoltage detected
OR V3 overload detected
OR watchdog time-out
AND flash entry enabled
wake-up detected
init Flash mode via SPI
mode change via SPI
t
RSTN(INT)
oscillator fail
t
V1(CLT)
CAN: on-line/on-line listen/off-line
INH/LIMP: HIGH/LOW/float
CAN: all modes available
watchdog: time-out/OFF
INH/LIMP: LOW/float
SYSINH: HIGH/float
watchdog: time-out
EN: HIGH/LOW
SYSINH: HIGH
Sleep mode
Flash mode
UJA1066
RSTN: LOW
© NXP B.V. 2009. All rights reserved.
t
t
EN: LOW
RSTN(CLT)
V1: OFF
RSTN(CHT)
V1: ON
001aag305
from any
watchdog
mode
trigger
8 of 69

Related parts for uja1066