mc9s08gt32a Freescale Semiconductor, Inc, mc9s08gt32a Datasheet - Page 111

no-image

mc9s08gt32a

Manufacturer Part Number
mc9s08gt32a
Description
Hcs08 Microcontrollers 8-bit Microcontroller Family
Manufacturer
Freescale Semiconductor, Inc
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
mc9s08gt32aCFBE
Manufacturer:
FREESCAL
Quantity:
192
Part Number:
mc9s08gt32aCFBE
Manufacturer:
FREESCALE
Quantity:
4 400
Part Number:
mc9s08gt32aCFBE
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mc9s08gt32aCFBE
Manufacturer:
FREESCALE
Quantity:
4 400
Part Number:
mc9s08gt32aCFBE
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
mc9s08gt32aCFBE
0
Part Number:
mc9s08gt32aCFBER
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
the off state. Because this is an unexpected stopping of clocks, LOLS will be set when the MCU wakes up
from stop.
Expected loss of lock occurs when the MFD or CLKS bits are changed or in FEI mode only, when the
TRIM bits are changed. In these cases, the LOCK bit will be cleared until the FLL regains lock, but the
LOLS will not be set.
7.3.7
The reference clock and the DCO clock are monitored under different conditions (see
the reference frequency is being monitored, ERCS = 1 indicates that the reference clock meets minimum
frequency requirements. When the reference and/or DCO clock(s) are being monitored, if either one falls
below a certain frequency, f
LOCS will remain set until it is cleared by software or until the MCU is reset. LOCS is cleared by reading
ICGS1 then writing 1 to ICGIF (LOCRE = 0), or by a loss-of-clock induced reset (LOCRE = 1), or by any
MCU reset.
If the ICG is in FEE, a loss of reference clock causes the ICG to enter SCM, and a loss of DCO clock causes
the ICG to enter FBE mode. If the ICG is in FBE mode, a loss of reference clock will cause the ICG to
enter SCM. In each case, the CLKST and CLKS bits will be automatically changed to reflect the new state.
A loss of clock will also cause a loss of lock when in FEE or FEI modes. Because the method of clearing
the LOCS and LOLS bits is the same, this would only be an issue in the unlikely case that LOLRE = 1 and
LOCRE = 0. In this case, the interrupt would be overridden by the reset for the loss of lock.
Freescale Semiconductor
1
2
If ENABLE is high (waiting for external crystal start-up after exiting stop).
DCO clock will not be monitored until DCOS = 1 upon entering SCM from off or FLL bypassed external mode.
(CLKST = 00)
(CLKST = 01)
(CLKST = 10)
(CLKST = 11)
Mode
FLL Loss-of-Clock Detection
SCM
FBE
FEE
FEI
Off
0X or 11
CLKS
0X
0X
10
10
10
10
11
11
10
10
11
LOR
Table 7-1. Clock Monitoring (When LOCD = 0)
and f
REFST
X
X
X
X
X
X
0
1
0
1
0
1
MC9S08GB60A Data Sheet, Rev. 1.02
LOD
, respectively, the LOCS status bit will be set to indicate the error.
Forced High
Forced High
Forced Low
Forced Low
Real-Time
Forced Low
Forced Low
Real-Time
Real-Time
Real-Time
Real-Time
Real-Time
ERCS
1
External Reference
Monitored?
Clock
Yes
Yes
Yes
Yes
Yes
Yes
No
No
No
No
No
No
(1)
Table
Monitored?
DCO Clock
Functional Description
Yes
Yes
Yes
Yes
Yes
Yes
Yes
No
No
No
No
No
(2)
(2)
(2)
7-1). Provided
2
111

Related parts for mc9s08gt32a