xr20v2172 Exar Corporation, xr20v2172 Datasheet - Page 53

no-image

xr20v2172

Manufacturer Part Number
xr20v2172
Description
Two Channel I2c/spi Uart With 64-byte Fifo And Rs232 Transceiver
Manufacturer
Exar Corporation
Datasheet
XR20V2172
TWO CHANNEL I2C/SPI UART WITH 64-BYTE FIFO AND RS232 TRANSCEIVER
5.0 ELECTRICAL CHARACTERISTICS ...................................................................................................... 39
PACKAGE DIMENSIONS (64 PIN QFN - 9 X 9 X 0.9
A
T
AC E
AC E
AC E
R
YPICAL
BSOLUTE
4.3 INTERRUPT ENABLE REGISTER (IER) - READ/WRITE................................................................................. 23
4.4 INTERRUPT STATUS REGISTER (ISR) - READ-ONLY .................................................................................. 25
4.5 FIFO CONTROL REGISTER (FCR) - WRITE-ONLY......................................................................................... 26
4.6 LINE CONTROL REGISTER (LCR) - READ/WRITE......................................................................................... 28
4.7 MODEM CONTROL REGISTER (MCR) OR GENERAL PURPOSE OUTPUTS CONTROL - READ/WRITE.. 29
4.8 LINE STATUS REGISTER (LSR) - READ ONLY.............................................................................................. 31
4.9 MODEM STATUS REGISTER (MSR) - READ ONLY ....................................................................................... 32
4.10 SCRATCH PAD REGISTER (SPR) - READ/WRITE ....................................................................................... 32
4.11 TRANSMISSION CONTROL REGISTER (TCR) - READ/WRITE (REQUIRES EFR BIT-4 = 1)..................... 33
4.12 TRIGGER LEVEL REGISTER (TLR) - READ/WRITE (REQUIRES EFR BIT-4 = 1) ...................................... 33
4.13 TRANSMIT FIFO LEVEL REGISTER (TXLVL) - READ-ONLY....................................................................... 33
4.14 RECEIVE FIFO LEVEL REGISTER (RXLVL) - READ-ONLY ......................................................................... 33
4.15 GPIO DIRECTION REGISTER (IODIR) - READ/WRITE ................................................................................. 33
4.16 GPIO STATE REGISTER (IOSTATE) = READ/WRITE................................................................................... 34
4.17 GPIO INTERRUPT ENABLE REGISTER (IOINTENA) - READ/WRITE ......................................................... 34
4.18 GPIO CONTROL REGISTER (IOCONTROL) - READ/WRITE........................................................................ 34
4.19 EXTRA FEATURES CONTROL REGISTER (EFCR) - READ/WRITE............................................................ 35
4.20 BAUD RATE GENERATOR REGISTERS (DLL, DLM AND DLD[3:0]) - READ/WRITE................................ 35
4.21 ENHANCED FEATURE REGISTER (EFR) ..................................................................................................... 36
EVISION
T
T
T
T
T
T
T
T
F
F
F
F
F
F
F
F
F
F
F
F
F
F
F
F
ABLE
ABLE
ABLE
ABLE
ABLE
ABLE
ABLE
ABLE
IGURE
IGURE
IGURE
IGURE
IGURE
IGURE
IGURE
IGURE
IGURE
IGURE
IGURE
IGURE
IGURE
IGURE
IGURE
IGURE
LECTRICAL
LECTRICAL
LECTRICAL
4.3.1 IER VERSUS RECEIVE FIFO INTERRUPT MODE OPERATION ............................................................................... 24
4.3.2 IER VERSUS RECEIVE/TRANSMIT FIFO POLLED MODE OPERATION .................................................................. 24
4.4.1 INTERRUPT GENERATION: ........................................................................................................................................ 25
4.4.2 INTERRUPT CLEARING: ............................................................................................................................................. 25
4.21.1 SOFTWARE FLOW CONTROL REGISTERS (XOFF1, XOFF2, XON1, XON2) - READ/WRITE .............................. 37
P
9: I
10: T
11: P
12: R
13: R
14: S
15: S
16: UART RESET STATES ............................................................................................................................................... 38
15. C
16. SCL D
17. I2C-B
18. W
19. M
20. GPIO P
21. R
22. R
23. T
24. SPI-B
25. SPI W
26. SPI W
27. SPI W
28. R
29. R
30. R
H
ACKAGE
M
NTERRUPT
ISTORY
AXIMUM
RANSMIT AND
ARITY SELECTION
EGISTER AT
EGISTER AT
AMPLING
OFTWARE
RANSMIT
LOCK
ECEIVE
ECEIVE
EAD
EAD
EAD
ODEM
RITE
C
C
C
US
MSR
IOS
RHR
HARACTERISTICS
HARACTERISTICS
HARACTERISTICS
US
RITE
RITE
RITE
ELAY
T
...................................................................................................................................... 51
T
T
IN
I
O
IMING
NPUT
S
HERMAL
I
I
T
R
T
NTERRUPT
NTERRUPT
R
TATE TO
F
I
OURCE AND
O
I
IMING
ATE
NTERRUPT
NTERRUPT
IMING
MCR
MCR
THR
LOW
TO
TO
ATINGS
A
A
A
UTPUT
R
FTER
DDRESS
DDRESS
............................................................................................................................................................. 41
P
C
C
S
ECEIVE
IN
.......................................................................................................................................................... 46
C
LEAR
TO
LEAR
ELECT
D
TO
TO
........................................................................................................................................................ 29
ONTROL
I
...................................................................................................................................................... 43
C
IAGRAM
NTERRUPT
R
R
.................................................................................................................................................... 45
C
LEAR
C
DTR O
DTR O
..................................................................................................................... 39
ESET
.................................................................................................................................................. 44
ESISTANCE
C
LEAR
LEAR
RX INT .................................................................................................................................... 49
P
O
O
M
FIFO T
LEAR
RIORITY
............................................................................................................................................... 35
FFSET
FFSET
ODEM
........................................................................................................................................... 43
GPIO INT........................................................................................................................... 49
.......................................................................................................................................... 43
F
......................................................................................................................................... 45
TX INT ............................................................................................................................. 48
- UART C
- I2C-
- SPI-
UTPUT
UTPUT
UNCTIONS
....................................................................................................................................... 45
..................................................................................................................................... 44
RIGGER
INT.............................................................................................................................. 48
0
0
X
X
L
6 ............................................................................................................................. 30
7 ............................................................................................................................. 30
EVEL
S
S
BUS
BUS
D
WITCH
WITCH
ATA
L
........................................................................................................................ 36
....................................................................................................................... 26
EVEL
LOCK
T
T
IMING
IMING
................................................................................................................. 47
................................................................................................................. 47
(M
S
ARGIN OF ERROR
ELECTION
..................................................................................... 41
S
S
2
PECIFICATIONS
PECIFICATIONS
............................................................................................ 27
mm
: ± 15%) .............................................. 39
) .............................................. 50
........................................................ 42
........................................................ 46
REV. 1.0.0

Related parts for xr20v2172