mt18vddt12872ag-335 Micron Semiconductor Products, mt18vddt12872ag-335 Datasheet - Page 14

no-image

mt18vddt12872ag-335

Manufacturer Part Number
mt18vddt12872ag-335
Description
256mb, 512mb, 1gb, 2gb X72, Ecc, Dr 184-pin Ddr Sdram Udimm
Manufacturer
Micron Semiconductor Products
Datasheet
Table 13: I
DDR SDRAM components only
Notes: 1–5, 8, 10, 12, 48; notes appear on pages 19–22; 0°C
pdf: 09005aef80814e61, source: 09005aef807f8acb
DD18C32_64_128_256x72AG.fm - Rev. B 9/04 EN
PARAMETER/CONDITION
NOTE:
OPERATING CURRENT: One device bank; Active-Precharge;
t
changing once per clock cyle; Address and control inputs
changing once every two clock cycles
OPERATING CURRENT: One device bank; Active -Read Precharge;
Burst = 4;
IOUT = 0mA; Address and control inputs changing once per clock
cycle
PRECHARGE POWER-DOWN STANDBY CURRENT: All device banks
idle; Power-down mode;
IDLE STANDBY CURRENT: CS# = HIGH; All device banks idle;
t
once per clock cycle. V
ACTIVE POWER-DOWN STANDBY CURRENT: One device bank
active; Power-down mode;
ACTIVE STANDBY CURRENT: CS# = HIGH; CKE = HIGH; One device
bank; Active-Precharge;
t
cycle; Address and other control inputs changing once per clock
cycle
OPERATING CURRENT: Burst = 2; Reads; Continuous burst; One
bank active; Address and control inputs changing once per clock
cycle;
OPERATING CURRENT: Burst = 2; Writes; Continuous burst; One
device bank active; Address and control inputs changing once per
clock cycle;
twice per clock cycle
AUTO REFRESH CURRENT
SELF REFRESH CURRENT: CKE
OPERATING CURRENT: Four device bank interleaving READs (BL =
4) with auto precharge,
and control inputs change only during Active READ, or WRITE
commands
RC =
CK MIN; CKE = HIGH; Address and other control inputs changing
CK =
a: Value calculated as one module rank in this operating condition, and all other module ranks in I
b: Value calculated reflects all module ranks in this operating condition.
t
t
t
RC (MIN);
CK (MIN); DQ, DM andDQS inputs changing twice per clock
CK =
t
RC =
t
t
CK =
CK (MIN); I
t
DD
RC (MIN);
t
CK =
t
CK (MIN); DQ, DM, and DQS inputs changing
Specifications and Conditions – 512MB
IN
t
CK (MIN); DQ, DM and DQS inputs
OUT
t
t
= V
RC =
RC =
t
CK =
t
t
CK =
CK =
= 0mA
REF
t
t
RC (MIN);
RAS (MAX);
t
0.2V
for DQ, DQS, and DM
t
CK (MIN); CKE = (LOW)
CK (MIN); CKE = LOW
t
CK (MIN);
t
CK =
t
t
Standard
Low Power
REFC =
REFC = 7.8125µs
t
CK (MIN); Address
256MB, 512MB, 1GB, 2GB (x72, ECC, DR)
t
RFC (MIN)
t
14
CK =
T
A
+70°C; V
I
I
I
I
I
I
I
I
SYM
DD4W
I
I
I
DD3N
DD5A
I
DD6A
I
DD2P
DD3P
DD4R
DD2F
DD
DD6
DD0
DD1
DD7
Micron Technology, Inc., reserves the right to change products or specifications without notice.
184-PIN DDR SDRAM UDIMM
5
a
a
b
b
a
b
b
b
b
a
b
b
a
DD
= V
1,161
1,566
1,080
1,611
1,611
4,590
3,726
-335
900
540
108
72
72
36
DD
Q = +2.5V ±0.2V
MAX
1,161
1,476
1,386
1,386
4,230
3,186
-262
810
450
900
108
72
72
36
©2004 Micron Technology, Inc. All rights reserved.
-26A/
1,116
1,341
1,386
1,386
4,230
3,186
-265
810
450
900
108
72
72
36
DD
2
P
(CKE LOW) mode.
UNITS
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
NOTES
21, 28,
21, 28,
20, 42
20, 42
20, 42
24, 44
20, 43
44
45
44
41
20
44
9
9

Related parts for mt18vddt12872ag-335