ch7006c Chrontel, ch7006c Datasheet - Page 12

no-image

ch7006c

Manufacturer Part Number
ch7006c
Description
Ch7006 Digital Pc To Tv Encoder
Manufacturer
Chrontel
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ch7006c-T
Manufacturer:
CHRONTEL
Quantity:
20 000
Part Number:
ch7006c-TF
Manufacturer:
CHRONTEL
Quantity:
396
Part Number:
ch7006c-TRUC
Manufacturer:
WINBOND
Quantity:
6
CHRONTEL
The inclusion of multiple levels of scaling for each resolution have been created to enable optimal use of the
CH7006 for different application needs. In general, underscan (modes where percent overscan is negative provides
an image that is viewable in its entirety on screen; it should be used as the default for most applications (e.g.,
viewing text screens, operating games, running productivity applications and working within Windows).
Overscanning provides an image that extends past the edges of the TV screen, exactly like normal television
programs and movies appear on TV, and is only recommended for viewing movies or video clips coming from the
computer. In addition to the above mode table, the CH7006 also support interlaced input modes, both in CCIR 656
and proprietary formats (see Display Mode Register section.)
4.3.4 Flicker Filter and Text Enhancement
The CH7006 integrates an advanced 2-line, 3-line, 4-line and 5-line (depending on mode) vertical deflickering filter
circuit to help eliminate the flicker associated with interlaced displays. This flicker circuit provides an adaptive
filter algorithm for implementing flicker reduction with selections of high, medium or low flicker content for both
luma and chroma channels (see register descriptions). In addition, a special text enhancement circuit incorporates
additional filtering for enhancing the readability of text. These modes are fully programmable via serial prot under
the flicker filter register.
4.3.5 Internal Voltage Reference
An onchip bandgap circuit is used in the DAC to generate a reference voltage which, in conjunction with a reference
resistor at pin RSET, and register controlled divider, sets the output ranges of the DACs. The CH7006 bandgap
reference voltage is 1.235 volts nominal for NTSC or PAL-M, or 1.317 volts nominal for PAL or NTSC-J, which is
determined by IDF register bit 6 (DACG bit). The recommended value for the reference resistor ISET is 360 ohms
(though this may be adjusted in order to achieve a different output level). The gain setting for DAC output is 1/48
Therefore, for each DAC, the current output per LSB step is determined by the following equation:
I
For DACG=0, this is: I
For DACG=1, this is: I
4.3.6 Power Management
The CH7006 supports five operating states including Normal [On], Power Down, Full Power Down, S-Video Off,
and Composite Off to provide optimal power consumption for the application involved. Using the programmable
power down modes accessed over the serial port, the CH7006 may be placed in either Normal state, or any of the
four power managed states, as listed below (see “Power Management Register” under the Register Descriptions
section for programming information). To support power management, a TV sensing function (see “Connection
Detect Register” under the Register Descriptions section) is provided, which identifies whether a TV is connected to
either S-Video or composite. This sensing function can then be used to enter into the appropriate operating state
(e.g., if TV is sensed only on composite, the S-Video Off mode could be set by software).
12
LSB
Table 12. Power Management
Operating State
Normal (On):
Power Down:
S-Video Off:
Composite Off:
Full Power Down:
= V(RSET)/RSET reference resistor * 1/GAIN
LSB
LSB
= 1.235/360 * 1/48 = 71.4 μ A (nominal)
= 1.317/360 * 1/48 = 76.2 μ A (nominal)
Functional Description
In the normal operating state, all functions and pins are active
In the power-down state, most pins and circuitry are disabled.The DS/BCO pin
will continue to provide either the VCO divided by K3, or 14.318 MHz out when
selected as an output, and the P-OUT pin will continue to output a clock
reference when in master clock mode.
Power is shut off to the unused DACs associated with S-Video outputs.
In Composite-off state, power is shut off to the unused DAC associated with
CVBS output.
In this power-down state, all but the serial prot interface circuits are disabled.
This places the CH7006 in its lowest power consumption mode.
201-0000-026 Rev. 2.8, 6/24/2004
CH7006C
th
.

Related parts for ch7006c